SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NO. | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|
18 | td(SPC_ENA)M | Max delay for slave to deassert SPI0_ENA after final SPI0_CLK edge to ensure master does not begin the next transfer.(3) | Polarity = 0, Phase = 0,
from SPI0_CLK falling |
0.5tc(SPC)M+ P + 5 | ns | |
Polarity = 0, Phase = 1,
from SPI0_CLK falling |
P + 5 | |||||
Polarity = 1, Phase = 0,
from SPI0_CLK rising |
0.5tc(SPC)M+ P + 5 | |||||
Polarity = 1, Phase = 1,
from SPI0_CLK rising |
P + 5 | |||||
20 | td(SPC_SCS)M | Delay from final SPI0_CLK edge to
master deasserting SPI0_SCS(4)(5) |
Polarity = 0, Phase = 0,
from SPI0_CLK falling |
0.5tc(SPC)M+ P - 3 | ns | |
Polarity = 0, Phase = 1,
from SPI0_CLK falling |
P - 3 | |||||
Polarity = 1, Phase = 0,
from SPI0_CLK rising |
0.5tc(SPC)M+ P - 3 | |||||
Polarity = 1, Phase = 1,
from SPI0_CLK rising |
P - 3 | |||||
21 | td(SCSL_ENAL)M | Max delay for slave SPI to drive SPI0_ENA valid after master asserts SPI0_SCS to delay the
master from beginning the next transfer, |
C2TDELAY + P | ns | ||
22 | td(SCS_SPC)M | Delay from SPI0_SCS active to first SPI0_CLK(6)(7)(8) | Polarity = 0, Phase = 0,
to SPI0_CLK rising |
2P - 5 | ns | |
Polarity = 0, Phase = 1,
to SPI0_CLK rising |
0.5tc(SPC)M + 2P - 5 | |||||
Polarity = 1, Phase = 0,
to SPI0_CLK falling |
2P - 5 | |||||
Polarity = 1, Phase = 1,
to SPI0_CLK falling |
0.5tc(SPC)M + 2P - 5 | |||||
23 | td(ENA_SPC)M | Delay from assertion of SPI0_ENA low to first SPI0_CLK edge.(9) | Polarity = 0, Phase = 0,
to SPI0_CLK rising |
3P + 3.6 | ns | |
Polarity = 0, Phase = 1,
to SPI0_CLK rising |
0.5tc(SPC)M + 3P + 3.6 | |||||
Polarity = 1, Phase = 0,
to SPI0_CLK falling |
3P + 3.6 | |||||
Polarity = 1, Phase = 1,
to SPI0_CLK falling |
0.5tc(SPC)M + 3P + 3.6 |