SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
START ADDRESS | END ADDRESS | SIZE | DSP MEM MAP | EDMA MEM MAP | PRUSS MEM MAP | MASTER PERIPHERAL MEM MAP |
---|---|---|---|---|---|---|
0x0000 0000 | 0x0000 0FFF | 4K | PRUSS Local Address Space | |||
0x0000 1000 | 0x006F FFFF | |||||
0x0070 0000 | 0x007F FFFF | 1024K | DSP L2 ROM(1) | |||
0x0080 0000 | 0x0081 FFFF | |||||
0x0082 0000 | 0x0083 FFFF | 128K | DSP L2 RAM | |||
0x0084 0000 | 0x00DF FFFF | |||||
0x00E0 0000 | 0x00E0 7FFF | 32K | DSP L1P RAM | |||
0x00E0 8000 | 0x00EF FFFF | |||||
0x00F0 0000 | 0x00F0 7FFF | 32K | DSP L1D RAM | |||
0x00F0 8000 | 0x017F FFFF | |||||
0x0180 0000 | 0x0180 FFFF | 64K | DSP Interrupt Controller | |||
0x0181 0000 | 0x0181 0FFF | 4K | DSP Powerdown Controller | |||
0x0181 1000 | 0x0181 1FFF | 4K | DSP Security ID | |||
0x0181 2000 | 0x0181 2FFF | 4K | DSP Revision ID | |||
0x0181 3000 | 0x0181 FFFF | |||||
0x0182 0000 | 0x0182 FFFF | 64K | DSP EMC | |||
0x0183 0000 | 0x0183 FFFF | 64K | DSP Internal Reserved | |||
0x0184 0000 | 0x0184 FFFF | 64K | DSP Memory System | |||
0x0185 0000 | 0x01BF FFFF | |||||
0x01C0 0000 | 0x01C0 7FFF | 32K | EDMA3 CC | |||
0x01C0 8000 | 0x01C0 83FF | 1024 | EDMA3 TC0 | |||
0x01C0 8400 | 0x01C0 87FF | 1024 | EDMA3 TC1 | |||
0x01C0 8800 | 0x01C0 FFFF | |||||
0x01C1 0000 | 0x01C1 0FFF | 4K | PSC 0 | |||
0x01C1 1000 | 0x01C1 1FFF | 4K | PLL Controller | |||
0x01C1 2000 | 0x01C1 3FFF | |||||
0x01C1 4000 | 0x01C1 4FFF | 4K | BootConfig | |||
0x01C1 5000 | 0x01C1 FFFF | |||||
0x01C2 0000 | 0x01C2 0FFF | 4K | Timer64P 0 | |||
0x01C2 1000 | 0x01C2 1FFF | 4K | Timer64P 1 | |||
0x01C2 2000 | 0x01C2 2FFF | 4K | I2C 0 | |||
0x01C2 3000 | 0x01C2 FFFF | |||||
0x01C4 0000 | 0x01C4 0FFF | 4K | MMC/SD 0 | |||
0x01C4 1000 | 0x01C4 1FFF | 4K | SPI 0 | |||
0x01C4 2000 | 0x01C4 2FFF | 4K | UART 0 | |||
0x01C4 3000 | 0x01CF FFFF | |||||
0x01D0 0000 | 0x01D0 0FFF | 4K | McASP 0 Control | |||
0x01D0 1000 | 0x01D0 1FFF | 4K | McASP 0 AFIFO Ctrl | |||
0x01D0 2000 | 0x01D0 2FFF | 4K | McASP 0 Data | |||
0x01D0 3000 | 0x01D0 3FFF | |||||
0x01D0 4000 | 0x01D0 4FFF | 4K | McASP 1 Control | |||
0x01D0 5000 | 0x01D0 5FFF | 4K | McASP 1 AFIFO Ctrl | |||
0x01D0 6000 | 0x01D0 6FFF | 4K | McASP 1 Data | |||
0x01D0 7000 | 0x01D0 CFFF | |||||
0x01D0 D000 | 0x01D0 DFFF | 4K | UART2 | |||
0x01D0 E000 | 0x01E1 3FFF | |||||
0x01E1 4000 | 0x01E1 4FFF | 4K | Memory Protection Unit 1 | |||
0x01E1 5000 | 0x01E1 5FFF | 4K | Memory Protection Unit 2 | |||
0x01E1 6000 | 0x01E1 FFFF | |||||
0x01E2 0000 | 0x01E2 1FFF | 8K | EMAC Control Module RAM | |||
0x01E2 2000 | 0x01E2 2FFF | 4K | EMAC Control Module Registers | |||
0x01E2 3000 | 0x01E2 3FFF | 4K | EMAC Control Registers | |||
0x01E2 4000 | 0x01E2 4FFF | 4K | EMAC MDIO port | |||
0x01E2 5000 | 0x01E2 5FFF | |||||
0x01E2 6000 | 0x01E2 6FFF | 4K | GPIO | |||
0x01E2 7000 | 0x01E2 7FFF | 4K | PSC 1 | |||
0x01E2 8000 | 0x01E2 8FFF | 4K | 12C 1 | |||
0x01E2 9000 | 0x01EF FFFF | |||||
0x01F0 0000 | 0x01F0 0FFF | 4K | eHRPWM 0 | |||
0x01F0 1000 | 0x01F0 1FFF | 4K | HRPWM 0 | |||
0x01F0 2000 | 0x01F0 2FFF | 4K | eHRPWM 1 | |||
0x01F0 3000 | 0x01F0 3FFF | 4K | HRPWM 1 | |||
0x01F0 4000 | 0x01F0 4FFF | 4K | eHRPWM 2 | |||
0x01F0 5000 | 0x01F0 5FFF | 4K | HRPWM 2 | |||
0x01F0 6000 | 0x01F0 6FFF | 4K | ECAP 0 | |||
0x01F0 7000 | 0x01F0 7FFF | 4K | ECAP 1 | |||
0x01F0 8000 | 0x01F0 8FFF | 4K | ECAP 2 | |||
0x01F0 9000 | 0x01F0 9FFF | 4K | EQEP 0 | |||
0x01F0 A000 | 0x01F0 AFFF | 4K | EQEP 1 | |||
0x01F0 B000 | 0x116F FFFF | |||||
0x1170 0000 | 0x117F FFFF | 1024K | DSP L2 ROM(1) | |||
0x1180 0000 | 0x1181 FFFF | |||||
0x1182 0000 | 0x1183 FFFF | 128K | DSP L2 RAM | |||
0x1184 0000 | 0x11DF FFFF | |||||
0x11E0 0000 | 0x11E0 7FFF | 32K | DSP L1P RAM | |||
0x11E0 8000 | 0x11EF FFFF | |||||
0x11F0 0000 | 0x11F0 7FFF | 32K | DSP L1D RAM | |||
0x11F0 8000 | 0x5FFF FFFF | |||||
0x6000 0000 | 0x61FF FFFF | 32M | EMIFA async data (CS2) | |||
0x6200 0000 | 0x63FF FFFF | 32M | EMIFA async data (CS3) | |||
0x6400 0000 | 0x67FF FFFF | |||||
0x6800 0000 | 0x6800 7FFF | 32K | EMIFA Control Regs | |||
0x6800 8000 | 0xAFFF FFFF | |||||
0xB000 0000 | 0xB000 7FFF | 32K | EMIFB Control Regs | |||
0xB000 8000 | 0xBFFF FFFF | |||||
0xC000 0000 | 0xC7FF FFFF | 128M | EMIFB SDRAM Data | |||
0xC800 0000 | 0xFFFF FFFF |