SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 3-1 provides an overview of the C6745/6747 low power digital signal processor. The table shows significant features of the device, including the capacity of on-chip RAM, peripherals, and the package type with pin count.
HARDWARE FEATURES | C6745 | C6747 | ||
---|---|---|---|---|
Peripherals
Not all peripherals pins are available at the same time (for more detail, see the Device Configurations section). |
EMIFB | 16bit, up to 128MB SDRAM | 16/32bit, up to 256MB SDRAM | |
EMIFA | Asynchronous (8-bit bus width) RAM, Flash, NOR, NAND | Asynchronous (8/16-bit bus width) RAM, Flash, 16bit up to 128MB SDRAM, NOR, NAND | ||
Flash Card Interface | MMC and SD cards supported. | |||
EDMA3 | 32 independent channels, 8 QDMA channels, 2 Transfer controllers | |||
Timers | 2 64-Bit General Purpose (each configurable as 2 separate 32-bit timers, 1 configurable as Watch Dog) | |||
UART | 3 (one with RTS and CTS flow control) | |||
SPI | 2 (each with one hardware chip select) | |||
I2C | 2 (both Master/Slave) | |||
Multichannel Audio Serial Port [McASP] | 2 (each with transmit/receive, FIFO buffer, 16/9 serializers) | 3 (each with transmit/receive, FIFO buffer, 16/9 serializers) | ||
10/100 Ethernet MAC with Management Data I/O | 1 (RMII Interface) | |||
eHRPWM | 6 Single Edge, 6 Dual Edge Symmetric, or 3 Dual Edge Asymmetric Outputs | |||
eCAP | 3 32-bit capture inputs or 3 32-bit auxiliary PWM outputs | |||
eQEP | 2 32-bit QEP channels with 4 inputs/channel | |||
UHPI | - | 1 (16-bit multiplexed address/data) | ||
USB 2.0 (USB0) | Full Speed Host Or Device with On-Chip PHY | High-Speed OTG Controller with on-chip OTG PHY | ||
USB 1.1 (USB1) | - | Full-Speed OHCI (as host) with on-chip PHY | ||
General-Purpose Input/Output Port | 8 banks of 16-bit | |||
LCD Controller | - | 1 | ||
RTC | - | 1 (32 KHz oscillator and seperate power trail. Provides time and date tracking and alarm capability.) | ||
PRU Subsystem (PRUSS) | 2 Programmable PRU Cores | |||
On-Chip Memory | Size (Bytes) | 320 KB RAM | 448 KB RAM | |
Organization | DSP
32KB L1 Program (L1P)/Cache (up to 32KB) 32KB L1 Data (L1D)/Cache (up to 32KB) 256KB Unified Mapped RAM/Cache (L2) DSP Memories can be made accessible to EDMA3, and other peripherals. |
|||
- | ADDITIONAL MEMORY
128KB RAM |
|||
C674x CPU ID + CPU Rev ID | Control Status Register (CSR.[31:16]) | 0x1400 | ||
C674x Megamodule Revision | Revision ID Register (MM_REVID[15:0]) | 0x0000 | ||
JTAG BSDL_ID | DEVIDR0 register | 0x0B7D F02F (Silicon Revision 1.0)
0x8B7D F02F (Silicon Revision 1.1) 0x9B7D F02F (Silicon Revisions 3.0, 2.1, and 2.0) |
||
CPU Frequency | MHz | 674x DSP at 375 MHz(1.2V) or 456 MHz (1.3V) | ||
Voltage | Core (V) | 1.2V / 1.3V | ||
I/O (V) | 3.3 V | |||
Package | 24 mm x 24 mm, 176-Pin, 0.5 mm pitch, TQFP (PTP) | 17 mm x 17 mm, 256-Ball 1 mm pitch, PBGA (ZKB) | ||
Product Status(1) | Product Preview (PP),
Advance Information (AI), or Production Data (PD) |
375 MHz Versions -PD
456 MHz Version - PD |