SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME | PIN NO | TYPE(1) | PULL(2) | MUXED | DESCRIPTION | |
---|---|---|---|---|---|---|
PTP | ZKB | |||||
EMB_D[31] | - | G14 | I/O | IPD | EMIFB SDRAM data bus | |
EMB_D[30] | - | F15 | I/O | IPD | ||
EMB_D[29] | - | F14 | I/O | IPD | ||
EMB_D[28] | - | E15 | I/O | IPD | ||
EMB_D[27] | - | E14 | I/O | IPD | ||
EMB_D[26] | - | A14 | I/O | IPD | ||
EMB_D[25] | - | B14 | I/O | IPD | ||
EMB_D[24] | - | A13 | I/O | IPD | ||
EMB_D[23] | - | L15 | I/O | IPD | ||
EMB_D[22] | - | L14 | I/O | IPD | ||
EMB_D[21] | - | K16 | I/O | IPD | ||
EMB_D[20] | - | K13 | I/O | IPD | ||
EMB_D[19] | - | J14 | I/O | IPD | ||
EMB_D[18] | - | H15 | I/O | IPD | ||
EMB_D[17] | - | H14 | I/O | IPD | ||
EMB_D[16] | - | G15 | I/O | IPD | ||
EMB_D[15]/GP6[15] | 74 | F13 | I/O | IPD | GPIO | |
EMB_D[14]/GP6[14] | 76 | E16 | I/O | IPD | ||
EMB_D[13]/GP6[13] | 78 | E13 | I/O | IPD | ||
EMB_D[12]/GP6[12] | 79 | D16 | I/O | IPD | ||
EMB_D[11]/GP6[11] | 80 | D15 | I/O | IPD | ||
EMB_D[10]/GP6[10] | 82 | D14 | I/O | IPD | ||
EMB_D[9]/GP6[9] | 83 | D13 | I/O | IPD | ||
EMB_D[8]/GP6[8] | 84 | C16 | I/O | IPD | ||
EMB_D[7]/GP6[7] | 62 | J16 | I/O | IPD | ||
EMB_D[6]/GP6[6] | 63 | J15 | I/O | IPD | ||
EMB_D[5]/GP6[5] | 64 | J13 | I/O | IPD | ||
EMB_D[4]/GP6[4] | 66 | H16 | I/O | IPD | ||
EMB_D[3]/GP6[3] | 68 | H13 | I/O | IPD | ||
EMB_D[2]/GP6[2] | 70 | G16 | I/O | IPD | ||
EMB_D[1]/GP6[1] | 72 | G13 | I/O | IPD | ||
EMB_D[0]/GP6[0] | 73 | F16 | I/O | IPD | ||
EMB_A[12]/GP3[13] | 89 | B15 | O | IPD | GPIO | EMIFB SDRAM row/column address bus |
EMB_A[11]/GP7[13] | 91 | B12 | O | IPD | ||
EMB_A[10]/GP7[12] | 105 | A9 | O | IPD | ||
EMB_A[9]/GP7[11] | 92 | C12 | O | IPD | ||
EMB_A[8]/GP7[10] | 94 | D12 | O | IPD | ||
EMB_A[7]/GP7[9] | 95 | A11 | O | IPD | ||
EMB_A[6]/GP7[8] | 96 | B11 | O | IPD | ||
EMB_A[5]/GP7[7] | 97 | C11 | O | IPD | ||
EMB_A[4]/GP7[6] | 98 | D11 | O | IPD | GPIO | EMIFB SDRAM row/column address |
EMB_A[3]/GP7[5] | 100 | A10 | O | IPD | ||
EMB_A[2]/GP7[4] | 101 | B10 | O | IPD | ||
EMB_A[1]/GP7[3] | 102 | C10 | O | IPD | ||
EMB_A[0]/GP7[2] | 103 | D10 | O | IPD | ||
EMB_BA[1]/GP7[0] | 106 | B9 | O | IPU | EMIFB SDRAM bank address | |
EMB_BA[0]/GP7[1] | 107 | C9 | O | IPU | ||
EMB_CLK | 86 | C14 | O | IPU | EMIF SDRAM clock | |
EMB_SDCKE | 88 | C13 | O | IPU | EMIFB SDRAM clock enable | |
EMB_WE | 59 | K15 | O | IPU | EMIFB write enable | |
EMB_RAS | 110 | A8 | O | IPU | EMIFB SDRAM row address strobe | |
EMB_CAS | 57 | L13 | O | IPU | EMIFB column address strobe | |
EMB_CS[0] | 108 | D9 | O | IPU | EMIFB SDRAM chip select 0 | |
EMB_WE_DQM[3] | - | A12 | O | IPU | EMIFB write enable/data mask for EMB_D | |
EMB_WE_DQM[2] | - | B13 | O | IPU | ||
EMB_WE_DQM[1]/GP5[14] | 85 | C15 | O | IPU | GPIO | |
EMB_WE_DQM[0]/GP5[15] | 60 | K14 | O | IPU |