SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
No. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(PIXEL_CLK) | Cycle time, pixel clock | 26.6 | ns | |
2 | tw(PIXEL_CLK_H) | Pulse duration, pixel clock high | 10 | ns | |
3 | tw(PIXEL_CLK_L) | Pulse duration, pixel clock low | 10 | ns | |
4 | td(LCD_D_V) | Delay time, LCD_PCLK high to LCD_D[15:0] valid (write) | -0.5 | 9 | ns |
5 | td(LCD_D_IV) | Delay time, LCD_PCLK high to LCD_D[15:0] invalid (write) | -0.5 | 9 | ns |
6 | td(LCD_AC_ENB_CS_A) | Delay time, LCD_PCLK low to LCD_AC_ENB_CS high | S2 - 0.5(2) | S2 + 9(2) | ns |
7 | td(LCD_AC_ENB_CS_I) | Delay time, LCD_PCLK low to LCD_AC_ENB_CS low | S2 - 0.5(2) | S2 + 9(2) | ns |
8 | td(LCD_VSYNC_A) | Delay time, LCD_PCLK low to LCD_VSYNC high(1) | -0.5 | 12 | ns |
9 | td(LCD_VSYNC_I) | Delay time, LCD_PCLK low to LCD_VSYNC low(1) | -0.5 | 12 | ns |
10 | td(LCD_HSYNC_A) | Delay time, LCD_PCLK high to LCD_HSYNC high(1) | -0.5 | 12 | ns |
11 | td(LCD_HSYNC_I) | Delay time, LCD_PCLK high to LCD_HSYNC low(1) | -0.5 | 12 | ns |
Frame-to-frame timing is derived through the following parameters in the LCD (RASTER_TIMING_1) register:
Line-to-line timing is derived through the following parameters in the LCD (RASTER_TIMING_0) register:
.LCD_AC_ENB_CS timing is derived through the following parameter in the LCD (RASTER_TIMING_2) register:
The display format produced in raster mode is shown in Figure 6-55. An entire frame is delivered one line at a time. The first line delivered starts at data pixel (1, 1) and ends at data pixel (P, 1). The last line delivered starts at data pixel (1, L) and ends at data pixel (P, L). The beginning of each new frame is denoted by the activation of I/O signal LCD_VSYNC. The beginning of each new line is denoted by the activation of I/O signal LCD_HSYNC.