SPRSP63B October 2022 – November 2023 TMS320F2800132 , TMS320F2800133 , TMS320F2800135 , TMS320F2800137
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME | PIN TYPE | DESCRIPTION | 64 VPM | 64 PM | 48 RGZ | 48 PT | 32 RHB |
---|---|---|---|---|---|---|---|
VDD | 1.2-V Digital Logic Power Pins. TI recommends placing a decoupling capacitor near each VDD pin with a total capacitance of approximately 10 µF. | 4, 44, 59 | 4, 44, 59 | 35, 44 | 36, 45 | 24 | |
VDDA | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor on each pin. On the 32 RHB package, VREFHI is internally tied to VDDA. | 22 | 22 | 18 | 18 | 11 | |
VDDIO | 3.3-V Digital I/O Power Pins. Place a minimum 0.1-µF decoupling capacitor on each pin. | 43, 60 | 43, 60 | 34, 45 | 35, 46 | 23 | |
VREGENZ | I | Internal voltage regulator enable with internal pulldown. Tie low to VSS to enable internal VREG. Tie high to VDDIO to use an external supply. | 46 | ||||
VSS | Digital Ground. For QFN packages, the ground pad on the bottom of the package must be soldered to the ground plane of the PCB. | 5, 26, 45, 58 | 5, 26, 45, 58 | PAD | 22, 37, 44 | PAD | |
VSSA | Analog Ground | 21 | 21 | 17 | 17 | 10 |