SPRSP63B October 2022 – November 2023 TMS320F2800132 , TMS320F2800133 , TMS320F2800135 , TMS320F2800137
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
f(SYSCLK) | Frequency, device (system) clock | 2 | 120 | MHz | |
tc(SYSCLK) | Period, device (system) clock | 8.33 | 500 | ns | |
f(INTCLK) | Frequency, system PLL going into VCO (after REFDIV) | 2 | 20 | MHz | |
f(VCOCLK) | Frequency, system PLL VCO (before ODIV) | 220 | 600 | MHz | |
f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 6 | 240 | MHz | |
f(PLL) | Frequency, PLLSYSCLK | 2 | 120 | MHz | |
f(PLL_LIMP) | Frequency, PLL Limp Frequency (1) | 45/(ODIV+1) | MHz | ||
f(LSP) | Frequency, LSPCLK | 2 | 120 | MHz | |
tc(LSPCLK) | Period, LSPCLK | 8.33 | 500 | ns | |
f(OSCCLK) | Frequency, OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1) | See respective clock | MHz | ||
f(EPWM) | Frequency, EPWMCLK | 120 | MHz | ||
f(HRPWM) | Frequency, HRPWMCLK | 60 | 120 | MHz |