10 Revision
History
Changes from December 18, 2020 to April 4, 2024 (from Revision B (December 2020) to Revision C (April 2024))
-
Features section: Changed "On-chip crystal oscillator
or external clock input" to "Crystal oscillator or external clock input".
Changed the number of individually programmable multiplexed General-Purpose
Input/Output (GPIO) pins from 39 to 43.Go
-
Features section: Added Functional Safety
bullet.Go
-
Applications section: Updated "Hybrids, electric &
powertrain systems" applications.Go
-
Description section: Added reference to Getting Started
With C2000™ Real-Time Control Microcontrollers (MCUs) Getting Started
Guide.Go
-
Package Information table: Added table.Go
-
Functional Block Diagram figure: Removed connection between
BGCRC and Flash Bank0. Changed "39x GPIO" to "43x GPIO".Go
-
Device
Comparison table: Updated pin counts of GPIO
pins. Added Note to "Additional GPIO". Updated "eCAP/HRCAP
modules – Type 1". Updated "ePWM/HRPWM channels – Type 4". Go
-
Device Comparison table: Updated high resolution
module numbers for eCAP and ePWM.Go
-
Pin Attributes table: Updated descriptions of VDD, VDDA, and
VDDIO.Go
-
Power and Ground table: Updated descriptions of VDD, VDDA,
and VDDIO.Go
-
Specifications section: Removed paragraph.Go
-
Absolute Maximum Ratings table: Updated "Input clamp
current". Updated "Continuous clamp current per pin is ±2 mA …" footnote. Added
"Applying a VIN greater than VDDIO/VDDA or less than VSS/VSSA ..."
footnote. Added "Input clamp current must also be observed"
footnote.Go
-
Absolute Maximum Ratings table: Added "Stresses beyond those
listed under Absolute Maximum Ratings …" footnote and "All voltage values
are with respect to VSS, unless otherwise noted" footnote.Go
-
Recommended Operating Conditions table: Removed MIN and MAX
SRSUPPLY values. Removed SRSUPPLY unit. Updated its
associated footnote.Go
-
Recommended Operating Conditions table: Removed
tVDDIO-RAMP row.Go
-
Recommended Operating Conditions table: Updated TJ
and TA.Go
-
Recommended Operating Conditions table: Added "Applying a
VIN greater than VDDIO/VDDA or less than VSS/VSSA ..."
footnote.Go
-
ESD Ratings – Commercial table: Removed JEDEC specification
JESD22-C101 from description of Charged-device model (CDM). Added corner
pins.Go
-
Current Consumption Graphs section: Added
Note.Go
-
Power Management Module
(PMM) section: Updated section.Go
-
Delay Blocks section: Removed reference to external
VREG.Go
-
Internal 1.2-V LDO Voltage Regulator (VREG) section: Removed "It is
enabled by tying the VREGENZ pin low" sentence.Go
-
VDD Decoupling section: Updated Configuration 1 and
Configuration 2.Go
-
Reset Circuit figure:
Updated figure.Go
-
Crystal Oscillator section: Removed section. Replaced by new
XTAL Oscillator section.Go
-
Internal Clock Frequencies table: Updated MIN
f(INTCLK).Go
-
XTAL Oscillator section: Added section.Go
-
INTOSC Characteristics table: Updated table.Go
-
Flash Parameters table: Updated MAX values of Erase
Times.Go
-
Flash Parameters table: Added "Each sector, by itself, can
only be erased/programmed 20,000 times ..." footnote.Go
-
RAM Specifications section: Added section.Go
-
ROM Specifications section: Added section.Go
-
Connecting to the 14-Pin JTAG Header figure:
Updated figure.Go
-
Connecting to the 20-Pin JTAG Header figure:
Updated figure.Go
-
External Interrupt Timing
Requirements table: Added "For an explanation
of the input qualifier parameters ..."
footnote.Go
-
External Interrupt Switching
Characteristics table: Added "For an
explanation of the input qualifier parameters ..."
footnote.Go
-
Analog Pins and Internal Connections table: Updated High
Positive, High Negative, Low Positive, and Low Negative
columns.Go
-
ADC Electrical Data and Timing section: Updated "The ADC
inputs should be kept below VDDA + 0.3 V" Note.Go
-
ADC Operating Conditions table: Updated VREFHI - VREFLO TEST
CONDITIONS.Go
-
ADC Characteristics table: Updated ENOB TEST CONDITIONS and
values.Go
-
ADC INL and DNL figure: Added figure.Go
-
ADC Input Model section: Added
references to the Charge-Sharing Driving Circuits for C2000 ADCs Application Report
and the ADC Input Circuit Evaluation for C2000 MCUs Application
Report.Go
-
Comparator Subsystem
(CMPSS) section: Added Note about the muxing of CMPSS
pins.Go
-
Comparator Electrical Characteristics table: Updated
Hysteresis values.Go
-
Synchronization Chain Architecture figure: Updated
figure.Go
-
I2C Timing Requirements table: Added footnotes.Go
-
PMBus Fast Mode Switching Characteristics table: Added
fmod (PMBus module frequency) and footnote.Go
-
PMBus Standard Mode Switching Characteristics table: Added
fmod (PMBus module frequency) and footnote.Go
-
SPI Master Mode Switching Characteristics (Clock
Phase = 1) table: Added
footnote.Go
-
HIC Block Diagram: Updated figure.Go
-
Functional Block Diagram figure: Removed connection between
BGCRC and Flash Bank0. Changed "39x GPIO" to "43x GPIO".Go
-
Applications, Implementation, and Layout section: Updated
section.Go
-
Merchant Telecom Rectifier Single-chip Architecture figure:
Corrected EPWM labels of lower FETs.Go
-
Merchant Telecom Rectifier Dual-chip Architecture figure:
Corrected EPWM labels of lower FETs.Go
-
Getting Started and Next Steps section: Updated
section.Go
-
Tools and Software section: Added "C2000 Third-party search
tool" to Software Tools section.Go