SPRSP45C March 2020 – April 2024 TMS320F280021 , TMS320F280021-Q1 , TMS320F280023 , TMS320F280023-Q1 , TMS320F280023C , TMS320F280025 , TMS320F280025-Q1 , TMS320F280025C , TMS320F280025C-Q1
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
f(SYSCLK) | Frequency, device (system) clock | 2 | 100 | MHz | |
tc(SYSCLK) | Period, device (system) clock | 10 | 500 | ns | |
f(INTCLK) | Frequency, system PLL going into VCO (after REFDIV) | 2 | 20 | MHz | |
f(VCOCLK) | Frequency, system PLL VCO (before ODIV) | 220 | 600 | MHz | |
f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 6 | 200 | MHz | |
f(PLL) | Frequency, PLLSYSCLK | 2 | 100 | MHz | |
f(PLL_LIMP) | Frequency, PLL Limp Frequency (1) | 45/(ODIV+1) | MHz | ||
f(LSP) | Frequency, LSPCLK | 2 | 100 | MHz | |
tc(LSPCLK) | Period, LSPCLK | 10 | 500 | ns | |
f(OSCCLK) | Frequency, OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1) | See respective clock | MHz | ||
f(EPWM) | Frequency, EPWMCLK | 100 | MHz | ||
f(HRPWM) | Frequency, HRPWMCLK | 60 | 100 | MHz |