over recommended operating conditions (unless otherwise
noted)
PARAMETER |
TEST
CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
General |
CVDDIO(1)(2) |
VDDIO Capacitance
Per Pin(6) |
|
0.1 |
|
|
μF |
CVDDA(1)(2) |
VDDA Capacitance
Per Pin(6) |
|
2.2 |
|
|
μF |
SRVDDIO-UP(3) |
Supply Ramp Up
Rate of 3.3V Rail (VDDIO) |
|
8 |
|
100 |
mV/μs |
SRVDDIO-DN(3) |
Supply Ramp Down
Rate of 3.3V Rail (VDDIO) |
|
20 |
|
100 |
mV/μs |
VBOR-VDDIO-GB(5) |
VDDIO Brown Out
Reset Voltage Guardband |
|
|
0.1 |
|
V |
Internal VREG |
CVDD
TOTAL(4) |
Total Nominal VDD
Capacitance(6) |
|
10 |
|
22 |
μF |
(1) The exact value of the decoupling capacitance depends on the system
voltage regulation solution that is supplying these pins.
(2) It is recommended to tie the 3.3V rails (VDDIO, VDDA) together and
supply them from a single source.
(3) See the Supply Slew Rate section. Supply ramp rate faster than the
maximum can trigger the on-chip ESD protection.
(4) See the Power Management Module (PMM) section on possible
configurations for the total decoupling capacitance.
(5) TI recommends VBOR-VDDIO-GB to avoid BOR-VDDIO resets due
to normal supply noise or load-transient events on the 3.3-V VDDIO system regulator. Good
system regulator design and decoupling capacitance (following the system regulator
specifications) are important to prevent activation of the BOR-VDDIO during normal device
operation. The value of VBOR-VDDIO-GB is a system-level design consideration; the
voltage listed here is typical for many applications.
(6) Max capacitor tolerance should be 20%.