SPRSP61C October 2021 – December 2023 TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038C-Q1 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
PRODMIX
All volatile memory (RAM and ROM) on the F28003x device is 0 Wait-state for both reads and writes, meaning the memory operates at the same speed as SYSCLK. RAM Block Properties summarizes the characteristics of the different RAM instances on the device. ROM Properties summarizes the aspects of the ROM instances on the device
RAM TYPE | SIZE EACH | FETCH TIME (CYCLES) | READ TIME (CYCLES) | WRITE TIME (CYCLES) | SUPPORTED BUS WIDTHS (BITS) | HOST ACCESS LIST | WAIT STATES | BURST ACCESS SUPPORT |
---|---|---|---|---|---|---|---|---|
M0 | 2KB | 2 | 2 | 1 | 16/32 | C28x | 0 | No |
M1 | ||||||||
LS RAM (LS0–LS7) | 4KB | C28x/CLA | ||||||
GS RAM (GS0–GS3) | 8KB | C28x/DMA/HIC | ||||||
CLA to CPU Message RAM | 256B | C28x/CLA | ||||||
CPU to CLA Message RAM | ||||||||
CLA to DMA Message RAM | CLA/DMA | |||||||
DMA to CLA Message RAM |
ROM TYPE | SIZE EACH | FETCH TIME (CYCLES) | READ TIME (CYCLES) | SUPPORTED BUS WIDTHS (BITS) | HOST ACCESS LIST | WAIT STATES | BURST ACCESS SUPPORT |
---|---|---|---|---|---|---|---|
Boot ROM | 64KB | 2 | 2 | 16/32 | C28x | 0 | No |
Secure ROM | 48KB | ||||||
CLA Data ROM | 8KB | C28x/CLA | |||||
CLA Program ROM | 96KB | CLA |