SPRSP61C October 2021 – December 2023 TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038C-Q1 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
PRODMIX
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
General | |||||
ADCCLK Conversion Cycles | 120-MHz SYSCLK | 10.1 | 11 | ADCCLKs | |
Power Up Time | External Reference mode | 500 | µs | ||
Internal Reference mode | 5000 | µs | |||
Internal Reference mode, when switching between 2.5-V range and 3.3-V range. | 5000 | µs | |||
VREFHI input current(1) | 130 | µA | |||
Internal Reference Capacitor Value(2) | 2.2 | µF | |||
External Reference Capacitor Value(2) | 2.2 | µF | |||
DC Characteristics | |||||
Gain Error | Internal reference | –45 | 45 | LSB | |
External reference | –5 | ±3 | 5 | ||
Offset Error | –5 | ±2 | 5 | LSB | |
Channel-to-Channel Gain Error(4) | 2 | LSB | |||
Channel-to-Channel Offset Error(4) | 2 | LSB | |||
ADC-to-ADC Gain Error(5) | Identical VREFHI and VREFLO for all ADCs | 4 | LSB | ||
ADC-to-ADC Offset Error(5) | Identical VREFHI and VREFLO for all ADCs | 2 | LSB | ||
DNL Error | >–1 | ±0.5 | 1 | LSB | |
INL Error | –2 | ±1.0 | 2 | LSB | |
ADC-to-ADC Isolation | VREFHI = 2.5 V, synchronous ADCs | –1 | 1 | LSBs | |
AC Characteristics | |||||
SNR(3) | External VREFHI/Internal VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 | 70.5 | dB | ||
Internal VREFHI = 1.65 V (0 to 3.3 V range), fin = 100 kHz, SYSCLK from X1 | 68.2 | dB | |||
External/Internal VREFHI, fin = 100 kHz, SYSCLK from INTOSC | 60.1 | ||||
THD(3) | External VREFHI/Internal VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 | –85.0 | dB | ||
Internal VREFHI = 1.65 V (0 to 3.3 V range), fin = 100 kHz, SYSCLK from X1 | –82.3 | dB | |||
SFDR(3) | External/Internal VREFHI , fin = 100 kHz | 79.2 | dB | ||
SINAD(3) | External VREFHI/Internal VREFHI = 2.5V, fin = 100 kHz, SYSCLK from X1 | 70.4 | dB | ||
Internal VREFHI = 1.65 V (0 to 3.3 V range), fin = 100 kHz, SYSCLK from X1 | 68.0 | dB | |||
External/Internal VREFHI, fin = 100 kHz, SYSCLK from INTOSC | 60.0 | ||||
ENOB(3) | External VREFHI/Internal VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, single and synchronous ADCs | 11.4 | bits | ||
Internal VREFHI = 1.65 V (0 to 3.3 V range), fin = 100 kHz, SYSCLK from X1, single and synchronous ADCs | 11.0 | ||||
Any VREF mode, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs | Not Supported | ||||
PSRR | VDD = 1.2-V DC + 100mV DC up to Sine at 1 kHz |
60 | dB | ||
VDD = 1.2-V DC + 100 mV DC up to Sine at 300 kHz |
57 | ||||
VDDA = 3.3-V DC + 200 mV DC up to Sine at 1 kHz |
60 | ||||
VDDA = 3.3-V DC + 200 mV Sine at 900 kHz |
57 |