SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
RAM blocks which are dedicated to each subsystem and are accessible only to its CPU and CLA, are called local shared RAMs (LSx RAMs).
All LSx RAM blocks have parity. These memories are secure and have the access protection (CPU write/CPU fetch) feature.
By default, these memories are dedicated only to the CPU, and the user could choose to share these memories with the CLA by configuring the MSEL_LSx bit field in the LSxMSEL registers appropriately (see Table 8-6).
MSEL_LSx | CLAPGM_LSx | CPU ALLOWED ACCESS | CLA1 ALLOWED ACCESS | COMMENT |
---|---|---|---|---|
00 | X | All | – | LSx memory is configured as CPU dedicated RAM. |
01 | 0 | All | Data Read Data Write Emulation Data Read Emulation Data Write | LSx memory is shared between CPU and CLA1. |
01 | 1 | Emulation Read Emulation Write | Fetch Only Emulation Program Read Emulation Program Write | LSx memory is CLA1 program memory. |