SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
Table 7-6 summarizes the various reset signals and their effect on the device.
RESET SOURCE | CPU CORE RESET (C28x, FPU, VCU) | PERIPHERALS RESET | JTAG/ DEBUG LOGIC RESET | I/Os | XRSn OUTPUT |
---|---|---|---|---|---|
POR | Yes | Yes | Yes | Hi-Z | Yes |
XRSn Pin | Yes | Yes | No | Hi-Z | – |
WDRS | Yes | Yes | No | Hi-Z | Yes |
NMIWDRS | Yes | Yes | No | Hi-Z | Yes |
SYSRS (Debugger Reset) | Yes | Yes | No | Hi-Z | No |
SCCRESET | Yes | Yes | No | Hi-Z | No |
The parameter th(boot-mode) must account for a reset initiated from any of these sources.
See the Resets section of the System Control chapter in the TMS320F28004x Real-Time Microcontrollers Technical Reference Manual.
Some reset sources are internally driven by the device. Some of these sources will drive XRSn low, use this to disable any other devices driving the boot pins. The SCCRESET and debugger reset sources do not drive XRSn; therefore, the pins used for boot mode should not be actively driven by other devices in the system. The boot configuration has a provision for changing the boot pins in OTP; for more details, see the TMS320F28004x Real-Time Microcontrollers Technical Reference Manual.