SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
Section 7.12.5.1.3.1 lists the SPI high-speed master mode switching characteristics where the clock phase = 0. Figure 7-88 shows the high-speed SPI master mode external timing where the clock phase = 0.
Section 7.12.5.1.3.2 lists the SPI high-speed master mode switching characteristics where the clock phase = 1. Figure 7-89 shows the high-speed SPI master mode external timing where the clock phase = 1.
Section 7.12.5.1.3.3 lists the SPI high-speed master mode timing requirements.