SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
MODULE | FEATURE | SYSTEM BENEFIT |
---|---|---|
PROCESSING | ||
Real-time control CPUs |
Up to 200 MIPS C28x: 100 MIPS CLA: 100 MIPS Flash: Up to 256KB RAM : Up to 100KB 32-bit Floating-Point Unit (FPU32) Trigonometric Math Unit (TMU) Vertibi Complex Math Unit (VCU) |
TI’s 32-bit C28x DSP core, provides 100 MHz of signal-processing performance for floating- or fixed-point code running from either on-chip flash or SRAM Provides 100 MHz of signal-processing performance for floating- or fixed-point code running from either on-chip flash or SRAM. FPU32: Native hardware support for IEEE-754 single-precision floating-point operations TMU: Accelerators used to speed up execution of trigonometric and arithmetic operations for faster computation (such as PLL and DQ transform) optimized for control applications. Helps in achieving faster control loops, resulting in higher efficiency and better component sizing. Special instructions to support nonlinear PID control algorithms VCU: Reduces the latency for complex math operations commonly found in encoded applications Real-time Benchmarks Showcasing C2000™ControlMCU's Optimized Signal Chain |
SENSING | ||
Analog-to-Digital Converter (ADC) (12-bit) |
Up to 3 ADC modules 3.45 MSPS Up to 21 channels |
ADC provides precise and concurrent sampling of all three-phase currents and DC bus with zero jitter. ADC post-processing – On-chip hardware reduces ADC ISR complexity and shortens current loop cycles. More ADCs help in multiphase applications. Provide better effective MSPS (oversampling) and typical ENOB for better control-loop performance. |
Comparator Subsystem (CMPSS) | CMPSS 2 windowed comparator Dual 12-bit DACs DAC ramp generation Low DAC output on external pin Digital filters 60-ns detection to trip time Slope compensation |
System protection without false alarms: Comparator Subsystem (CMPSS) modules are useful for applications such as peak-current mode control, switched-mode power, power factor correction, and voltage trip monitoring. PWM trip-triggering and removal of unwanted noise are easy with blanking window and filtering features provided with the analog comparator subsystems. Provides better control accuracy. No need for further CPU configuration to control the PWM with the comparator and 12-bit DAC (CMPSS). Enables protection and control using the same pin. |
Enhanced Quadrature Encoder Pulse (eQEP) | 2 eQEP modules | Used for direct interface with a linear or rotary incremental encoder to get position, direction, and speed information from a rotating machine used in a high-performance motion and position-control system. Also can be used in other applications to count input pulses from an external device (such as a sensor). |
Enhanced Capture (eCAP) / High Resolution Enhanced Capture (HRCAP) |
7 eCAP modules (2 with HRCAP capability) Measures elapsed time between events (up to 4 time-stamped events). Connects to any GPIO through the input X-BAR. When not used in capture mode, the eCAP module can be configured as a single-channel PWM output (APWM). |
Applications for eCAP include: Speed measurements of rotating machinery (for example, toothed sprockets sensed through Hall sensors) Elapsed time measurements between position sensor pulses Period and duty cycle measurements of pulse train signals Decoding current or voltage amplitude derived from duty-cycle encoded current/voltage sensors |
2 HRCAP channels Provides the capability to measure the width of external pulses with a typical resolution of 300 ps. |
Applications for HRCAP include: High-resolution period and duty-cycle measurements of pulse train cycles Instantaneous speed measurements Instantaneous frequency measurements Voltage measurements across an isolation boundary Distance/sonar measurement and scanning Flow measurements Capacitive touch applications |
|
ACTUATION | ||
Enhanced Pulse Width Modulation (ePWM) / High-Resolution Pulse Width Modulation (HRPWM) |
Up to 16 ePWM channels Ability to generate high-side/low-side PWMs with deadband Supports Valley switching (ability to switch PWM output at valley point) and features like blanking window |
Flexible PWM waveform generation with best power topology coverage. Shadowed deadband and shadowed action qualifier enable adaptive PWM generation and protection for improved control accuracy and reduced power loss. Enables improvement in Power Factor (PF) and Total Harmonic Distortion (THD), which is especially relevant in Power Factor Correction (PFC) applications. Improves light load efficiency. |
HRPWM capability: All the 16 channels provide high-resolution capability (150 ps) Provides 150-ps steps for duty cycle, period, deadband, and phase offsets for 99% greater precision |
Beneficial for accurate control and enables better-performance high-frequency power conversion. Achieves cleaner waveforms and avoids oscillations/limit cycle at output. |
|
One-shot and global reload feature |
Critical for variable-frequency and multiphase DC-DC applications and helps in attaining high-frequency control loops (>2 MHz). Enables control of interleaved LLC topologies at high frequencies |
|
Independent PWM action on a Cycle-by-Cycle (CBC) trip event and an One-Shot Trip (OST) trip event |
Provides cycle-by-cycle protection and complete shutoff of PWM under fault condition. Helps implement multiphase PFC or DC-DC control. | |
Load on SYNC (support for shadow-to-active load on a SYNC event) | Enables variable-frequency applications (allows LLC control in power conversion). | |
Ability to shut down the PWMs without software intervention (no ISR latency) | Fast protection under fault condition | |
Delayed Trip Functionality | Helps implement the deadband with Peak Current Mode Control (PCMC) Phase- Shifted Full Bride (PSFB) DC-DC easily without occupying much CPU resources (even on trigger events based on comparator, trip, or sync-in events). | |
Deadband Generator (DB) submodule | Prevents simultaneous ON conditions of High and Low side gates by adding programmable delay to rising (RED) and falling (FED) PWM signal edges. | |
Flexible PWM Phase Relationships and Timer Synchronization | Each ePWM module can be synchronized
with other ePWM modules or other peripherals. Keeps PWM edges in
synchronization with each other or with certain events. Supports flexible ADC scheduling with specific sampling window in synchronization with power device switching. |
|
CONNECTIVITY | ||
Serial Peripheral Interface (SPI) | 2 high-speed SPI port | Supports 25 MHz |
Serial Communication Interface (SCI) | 2 SCI (UART) modules | Interfaces with controllers |
Local Interconnect Network (LIN) | 1 LIN | Provides a low-cost solution where
the bandwidth and fault tolerance of a Controller Area Network (CAN)
are not required. Can also be used as SCI to communication with other controllers. |
Controller Area Network (CAN/DCAN) | 1 DCAN module | Provides compatibility with classic CAN modules |
Inter-Integrated Circuit (I2C) | 1 I2C modules | Interfaces with external EEPROMs, sensors, or controllers |
Power-Management Bus (PMBus) |
1 PMBus module Compliance with the SMI Forum PMBus Specification (Part I v1.0 and Part II v1.1) |
Seamless HW-based host communication |
Fast Serial Interface (FSI) with a transmitter and receiver |
Up to 1 FSI transmitters and 1 FSI receivers Serial communication peripheral capable of reliable high-speed communication (up to 100 MHz) across isolation devices |
Fast serial interface (FSI) can be useful for low-pin count, high-speed communication even across isolation boundary at up to 100Mbps. |
OTHER SYSTEM FEATURES | ||
Security enhancers |
Dual-zone Code Security Module (DCSM) Watchdog Write Protection on Register Missing Clock Detection Logic (MCD) Error Correction Code (ECC) and parity |
DCSM: Prevents duplication and reverse-engineering of proprietary code Watchdog: Generates reset if CPU gets stuck in endless loops of execution Write Protection on Registers: LOCK protection on system configuration registers Protection against spurious CPU writes MCD: Automatic clock failure detection ECC and parity: Single-bit error correction and double-bit error detection |
Crossbars (XBARs) | Provides flexibility to connect device inputs, outputs, and internal resources in a variety of configurations. • Input X-BAR • Output X-BAR • ePWM X-BAR • CLB X-BAR |
Enhances hardware design versatility: Input X-BAR: Routes signals from any GPIO to multiple IP blocks within the chip Output XBAR: Routes internal signals onto designated GPIO pins ePWM X-BAR: Routes internal signals from various IP blocks to EPWM CLB X-BAR: Allows user to bring signals from various IP blocks to CLB |