SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
ADCCLK (derived from PERx.SYSCLK) | 5 | 50 | MHz | ||
Sample rate | 100-MHz SYSCLK | 3.45 | MSPS | ||
Sample window duration (set by ACQPS and PERx.SYSCLK)(1) | With 50 Ω or less Rs | 75 | ns | ||
VREFHI | External Reference | 2.4 | 2.5 or 3.0 | VDDA | V |
VREFHI(2) | Internal Reference = 3.3V Range | 1.65 | V | ||
Internal Reference = 2.5V Range | 2.5 | V | |||
VREFLO | VSSA | VSSA | VSSA | V | |
VREFHI - VREFLO | External Reference | 2.4 | VDDA | V | |
Conversion range | Internal Reference = 3.3 V Range | 0 | 3.3 | V | |
Internal Reference = 2.5 V Range | 0 | 2.5 | V | ||
External Reference | VREFLO | VREFHI | V |
The ADC inputs should be kept below VDDA + 0.3 V during operation. If an ADC input exceeds this level, the VREF internal to the device may be disturbed, which can impact results for other ADC or DAC inputs using the same VREF.
The VREFHI pin must be kept below VDDA + 0.3 V to ensure proper functional operation. If the VREFHI pin exceeds this level, a blocking circuit may activate, and the internal value of VREFHI may float to 0 V internally, giving improper ADC conversion or DAC output.