SPRS945G January 2017 – January 2023 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
PRODUCTION DATA
SDFM operation with synchronous GPIO is defined by setting GPyQSELn = 0b00. When using this synchronized GPIO mode, the timing requirement for tw(GPI) pulse duration of 2tc(SYSCLK) must be met. It is important for both SD-Cx and SD-Dx pairs be configured with SYNC option. Section 7.11.6.2 lists the SDFM timing requirements when using the synchronized GPIO (SYNC) option. Figure 7-74, Figure 7-75, Figure 7-76, and Figure 7-77 show the SDFM timing diagrams.