SPRS357D August 2006 – June 2020 TMS320F28044
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
To enable migration of peripherals between various Texas Instruments (TI) DSP family of devices, the F28044 device adopts a peripheral bus standard for peripheral interconnect. The peripheral bus bridge multiplexes the various busses that make up the processor Memory Bus into a single bus consisting of 16 address lines and 16 or 32 data lines and associated control signals. Two versions of the peripheral bus are supported on the F28044. One version only supports 16-bit accesses (called peripheral frame 2). The other version supports both 16-bit and 32-bit accesses (called peripheral frame 1).