SPRS797F November 2012 – September 2021 TMS320F28050 , TMS320F28051 , TMS320F28052 , TMS320F28052F , TMS320F28052M , TMS320F28053 , TMS320F28054 , TMS320F28054F , TMS320F28054M , TMS320F28055
PRODUCTION DATA
PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|
DC SPECIFICATIONS | |||||
Resolution | 12 | Bits | |||
ADC clock | 0.5 | 60 | MHz | ||
Sample Window (see Table 8-30) | 28055, 28054, 28053, 28052 | 10 | 63 | ADC clocks | |
28051, 28050 | 24 | 63 | |||
ACCURACY | |||||
INL (Integral nonlinearity)(1) | –4 | 4.5 | LSB | ||
DNL (Differential nonlinearity), no missing codes | –1 | 1.5 | LSB | ||
Offset error (2) | Executing a single self-recalibration(3) | –20 | 0 | 20 | LSB |
Executing periodic self-recalibration(4) | –4 | 0 | 4 | ||
Overall gain error with internal reference | –60 | 60 | LSB | ||
Overall gain error with external reference | –40 | 40 | LSB | ||
Channel-to-channel offset variation | –4 | 4 | LSB | ||
Channel-to-channel gain variation | –4 | 4 | LSB | ||
ADC temperature coefficient with internal reference | –50 | ppm/°C | |||
ADC temperature coefficient with external reference | –20 | ppm/°C | |||
VREFLO | –100 | µA | |||
VREFHI | 100 | µA | |||
ANALOG INPUT | |||||
Analog input voltage with internal reference | 0 | 3.3 | V | ||
Analog input voltage with external reference | VREFLO | VREFHI | V | ||
VREFLO input voltage | VSSA | 0.66 | V | ||
VREFHI input voltage(5) | 2.64 | VDDA | V | ||
with VREFLO = VSSA | 1.98 | VDDA | |||
Input capacitance | 5 | pF | |||
Input leakage current | ±2 | μA |
OVERLAP MODE(1) | NONOVERLAP MODE(1) | |
---|---|---|
Non-PGA | {9, 10, 23, 36, 49, 62} | {15, 16, 28, 29, 41, 42, 54, 55} |
PGA | {23, 36, 49, 62} | {15, 16, 28, 29, 41, 42, 54, 55} |