SPRS797F November 2012 – September 2021 TMS320F28050 , TMS320F28051 , TMS320F28052 , TMS320F28052F , TMS320F28052M , TMS320F28053 , TMS320F28054 , TMS320F28054F , TMS320F28054M , TMS320F28055
PRODUCTION DATA
The CAN registers listed in Table 8-43 are used by the CPU to configure and control the CAN controller and the message objects. eCAN control registers only support 32-bit read/write operations. Mailbox RAM can be accessed as 16 bits or 32 bits. 32-bit accesses are aligned to an even boundary.
REGISTER NAME(1) | eCAN-A ADDRESS | SIZE (×32) | DESCRIPTION | ||
---|---|---|---|---|---|
CANME | 0x6000 | 1 | Mailbox enable | ||
CANMD | 0x6002 | 1 | Mailbox direction | ||
CANTRS | 0x6004 | 1 | Transmit request set | ||
CANTRR | 0x6006 | 1 | Transmit request reset | ||
CANTA | 0x6008 | 1 | Transmission acknowledge | ||
CANAA | 0x600A | 1 | Abort acknowledge | ||
CANRMP | 0x600C | 1 | Receive message pending | ||
CANRML | 0x600E | 1 | Receive message lost | ||
CANRFP | 0x6010 | 1 | Remote frame pending | ||
CANGAM | 0x6012 | 1 | Global acceptance mask | ||
CANMC | 0x6014 | 1 | Master control | ||
CANBTC | 0x6016 | 1 | Bit-timing configuration | ||
CANES | 0x6018 | 1 | Error and status | ||
CANTEC | 0x601A | 1 | Transmit error counter | ||
CANREC | 0x601C | 1 | Receive error counter | ||
CANGIF0 | 0x601E | 1 | Global interrupt flag 0 | ||
CANGIM | 0x6020 | 1 | Global interrupt mask | ||
CANGIF1 | 0x6022 | 1 | Global interrupt flag 1 | ||
CANMIM | 0x6024 | 1 | Mailbox interrupt mask | ||
CANMIL | 0x6026 | 1 | Mailbox interrupt level | ||
CANOPC | 0x6028 | 1 | Overwrite protection control | ||
CANTIOC | 0x602A | 1 | TX I/O control | ||
CANRIOC | 0x602C | 1 | RX I/O control | ||
CANTSC | 0x602E | 1 | Timestamp counter (Reserved in SCC mode) | ||
CANTOC | 0x6030 | 1 | Time-out control (Reserved in SCC mode) | ||
CANTOS | 0x6032 | 1 | Time-out status (Reserved in SCC mode) |