SPRS698J November 2010 – September 2021 TMS320F28062 , TMS320F28062F , TMS320F28063 , TMS320F28064 , TMS320F28065 , TMS320F28066 , TMS320F28067 , TMS320F28068F , TMS320F28068M , TMS320F28069 , TMS320F28069F , TMS320F28069M
PRODUCTION DATA
MODE | TEST CONDITIONS | VREG ENABLED | VREG DISABLED | ||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IDDIO(1) | IDDA(2) | IDD3VFL | IDD | IDDIO(1) | IDDA(2) | IDD3VFL | |||||||||
TYP(3) | MAX | TYP(3) | MAX | TYP(3) | MAX | TYP(3) | MAX | TYP(3) | MAX | TYP(3) | MAX | TYP(3) | MAX | ||
Operational (Flash) | The following peripheral clocks are enabled:
All I/O pins are left unconnected.(4) (6) Code is running out of flash with 3 wait states. XCLKOUT is turned off. | 185 mA(7) | 245 mA(7) | 16 mA | 22 mA | 35 mA | 40 mA | 165 mA(7) | 220 mA(7) | 15 mA | 20 mA | 16 mA | 22 mA | 35 mA | 40 mA |
IDLE | Flash is powered down. XCLKOUT is turned off. All peripheral clocks are turned off. | 22 mA | 27 mA | 15 µA | 25 µA | 5 µA | 10 µA | 21 mA | 26 mA | 120 µA | 400 µA | 15 µA | 25 µA | 5 µA | 10 µA |
STANDBY | Flash is powered down. Peripheral clocks are off. | 9 mA | 11 mA | 15 µA | 25 µA | 5 µA | 10 µA | 8 mA | 10 mA | 120 µA | 400 µA | 15 µA | 25 µA | 5 µA | 10 µA |
HALT | Flash is powered down. Peripheral clocks are off. Input clock is disabled.(5) | 75 µA | 15 µA | 25 µA | 5 µA | 10 µA | 25 µA(8) | 40 µA | 15 µA | 25 µA | 5 µA | 10 µA |
The peripheral - I/O multiplexing implemented in the device prevents all available peripherals from being used at the same time. This is because more than one peripheral function may share an I/O pin. It is, however, possible to turn on the clocks to all the peripherals at the same time, although such a configuration is not useful. If this is done, the current drawn by the device will be more than the numbers specified in the current consumption tables.