SPRS902K October 2014 – February 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
td(IDLE-XCOS) | Delay time, IDLE instruction executed to XCLKOUT stop | 16tc(INTOSC1) | cycles | ||
td(WAKE-STBY) | Delay time, external wake signal to program execution resume(1) | cycles | |||
|
175tc(SYSCLK) + tw(WAKE-INT) | ||||
|
6700tc(SYSCLK)(2) + tw(WAKE-INT) | ||||
|
3tc(OSC) + 15tc(SYSCLK) + tw(WAKE-INT) |
Section 6.9.10.3.5 shows the HALT mode timing requirements, Section 6.9.10.3.6 shows the switching characteristics, and Figure 6-23 shows the timing diagram for HALT mode.