SPRS902K October 2014 – February 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
f(SYSCLK) | Frequency, device (system) clock | 2 | 120 | MHz | |
tc(SYSCLK) | Period, device (system) clock | 8.33 | 500 | ns | |
f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 120 | 400 | MHz | |
f(AUXPLLRAWCLK) | Frequency, auxiliary PLL output (before AUXCLK divider) | 120 | 400 | MHz | |
f(AUXPLL) | Frequency, AUXPLLCLK | 2 | 60 | 60 | MHz |
f(PLL) | Frequency, PLLSYSCLK | 2 | 120 | MHz | |
f(LSP) | Frequency, LSPCLK | 2 | 120 | MHz | |
tc(LSPCLK) | Period, LSPCLK | 8.33 | 500 | ns | |
f(OSCCLK) | Frequency, OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1) | See respective clock | MHz | ||
f(EPWM) | Frequency, EPWMCLK(1) | 100 | MHz | ||
f(HRPWM) | Frequency, HRPWMCLK | 60 | 100 | MHz |