SPRS902K October 2014 – February 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Section 6.9.3.2.1.1 shows the frequency requirements for the input clocks. The Crystal Equivalent Series Resistance (ESR) Requirements table shows the crystal equivalent series resistance requirements. Section 6.9.3.2.1.2 shows the X1 input level characteristics when using an external clock source. Section 6.9.3.2.1.4 and Section 6.9.3.2.1.5 show the timing requirements for the input clocks. Section 6.9.3.2.1.6 shows the PLL lock times for the Main PLL and the USB PLL.