SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
TEST CONDITIONS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
fSCL | SCL clock frequency | I2C clock module frequency is between 7 MHz and 12 MHz and I2C prescaler and clock divider registers are configured appropriately | 400 | kHz | |
vil | Low level input voltage | 0.3 VDDIO | V | ||
Vih | High level input voltage | 0.7 VDDIO | V | ||
Vhys | Input hysteresis | 0.05 VDDIO | V | ||
Vol | Low level output voltage | 3-mA sink current | 0 | 0.4 | V |
tLOW | Low period of SCL clock | I2C clock module frequency is between 7 MHz and 12 MHz and I2C prescaler and clock divider registers are configured appropriately | 1.3 | μs | |
tHIGH | High period of SCL clock | I2C clock module frequency is between 7 MHz and 12 MHz and I2C prescaler and clock divider registers are configured appropriately | 0.6 | μs | |
lI | Input current with an input voltage between 0.1 VDDIO and 0.9 VDDIO MAX | –10 | 10 | μA |