SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
td(XCOH-XZCSL) | Delay time, XCLKOUT high to zone chip-select active low | 1 | ns | |
td(XCOHL-XZCSH) | Delay time, XCLKOUT high or low to zone chip-select inactive high | –1 | 0.5 | ns |
td(XCOH-XA) | Delay time, XCLKOUT high to address valid | 1.5 | ns | |
td(XCOHL-XWEL) | Delay time, XCLKOUT high/low to XWE0, XWE1 (3) low | 2 | ns | |
td(XCOHL-XWEH) | Delay time, XCLKOUT high/low to XWE0, XWE1 high | 2 | ns | |
td(XCOH-XRNWL) | Delay time, XCLKOUT high to XR/ W low | 1 | ns | |
td(XCOHL-XRNWH) | Delay time, XCLKOUT high/low to XR/ W high | –1 | 0.5 | ns |
ten(XD)XWEL | Enable time, data bus driven from XWE0, XWE1 low | 0 | ns | |
td(XWEL-XD) | Delay time, data valid after XWE0, XWE1 active low | 1 | ns | |
th(XA)XZCSH | Hold time, address valid after zone chip-select inactive high | (1) | ns | |
th(XD)XWE | Hold time, write data valid after XWE0, XWE1 inactive high | TW – 2 (2) | ns | |
tdis(XD)XRNW | Maximum time for DSP to release the data bus after XR/ W inactive high | 4 | ns |
XTIMING register parameters used for this example :
XRDLEAD | XRDACTIVE | XRDTRAIL | USEREADY | X2TIMING | XWRLEAD | XWRACTIVE | XWRTRAIL | READYMODE |
---|---|---|---|---|---|---|---|---|
N/A(1) | N/A(1) | N/A(1) | 0 | 0 | ≥ 1 | ≥ 0 | ≥ 0 | N/A(1) |