SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device contains one I2C Serial Port. Figure 8-17 shows how the I2C peripheral module interfaces within the device.
The I2C module has the following features:
The registers in Table 8-16 configure and control the I2C port operation.
NAME | ADDRESS | DESCRIPTION |
---|---|---|
I2COAR | 0x7900 | I2C own address register |
I2CIER | 0x7901 | I2C interrupt enable register |
I2CSTR | 0x7902 | I2C status register |
I2CCLKL | 0x7903 | I2C clock low-time divider register |
I2CCLKH | 0x7904 | I2C clock high-time divider register |
I2CCNT | 0x7905 | I2C data count register |
I2CDRR | 0x7906 | I2C data receive register |
I2CSAR | 0x7907 | I2C slave address register |
I2CDXR | 0x7908 | I2C data transmit register |
I2CMDR | 0x7909 | I2C mode register |
I2CISRC | 0x790A | I2C interrupt source register |
I2CPSC | 0x790C | I2C prescaler register |
I2CFFTX | 0x7920 | I2C FIFO transmit register |
I2CFFRX | 0x7921 | I2C FIFO receive register |
I2CRSR | – | I2C receive shift register (not accessible to the CPU) |
I2CXSR | – | I2C transmit shift register (not accessible to the CPU) |