SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
If the XREADY signal is sampled in the asynchronous mode (USEREADY = 1, READYMODE = 1), then:
1 | Lead: | LR ≥ tc(XTIM) | ||
LW ≥ tc(XTIM) | ||||
2 | Active: | AR ≥ 2 × tc(XTIM) | ||
AW ≥ 2 × tc(XTIM) | ||||
3 | Lead + Active: | LR + AR ≥ 4 × tc(XTIM) | ||
LW + AW ≥ 4 × tc(XTIM) |
Restrictions do not include external hardware wait states.
These requirements result in the following XTIMING register configuration restrictions :
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING |
---|---|---|---|---|---|---|
≥ 1 | ≥ 2 | 0 | ≥ 1 | ≥ 2 | 0 | 0, 1 |
or
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING |
---|---|---|---|---|---|---|
≥ 2 | ≥ 1 | 0 | ≥ 2 | ≥ 1 | 0 | 0, 1 |
Examples of valid and invalid timing when using asynchronous XREADY:
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING | |
---|---|---|---|---|---|---|---|
Invalid(1) | 0 | 0 | 0 | 0 | 0 | 0 | 0, 1 |
Invalid(1) | 1 | 0 | 0 | 1 | 0 | 0 | 0, 1 |
Invalid(1) | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
Valid | 1 | 2 | 0 | 1 | 2 | 0 | 1 |
Valid | 1 | 2 | 0 | 1 | 2 | 0 | 0, 1 |
Valid | 2 | 1 | 0 | 2 | 1 | 0 | 0, 1 |
Unless otherwise specified, all XINTF timing is applicable for the clock configurations listed in Table 7-3.
MODE | SYSCLKOUT | XTIMCLK | XCLKOUT |
---|---|---|---|
1 | SYSCLKOUT | SYSCLKOUT | |
Example: | 150 MHz | 150 MHz | 150 MHz |
2 | SYSCLKOUT | 1/2 SYSCLKOUT | |
Example: | 150 MHz | 150 MHz | 75 MHz |
3 | 1/2 SYSCLKOUT | 1/2 SYSCLKOUT | |
Example: | 150 MHz | 75 MHz | 75 MHz |
4 | 1/2 SYSCLKOUT | 1/4 SYSCLKOUT | |
Example: | 150 MHz | 75 MHz | 37.5 MHz |
The relationship between SYSCLKOUT and XTIMCLK is shown in Figure 7-28.