SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
This section gives a top-level view of the external interface (XINTF) that is implemented on the 2833x/2823x devices.
The XINTF is a nonmultiplexed asynchronous bus, similar to the 2812 XINTF. The XINTF is mapped into three fixed zones shown in Figure 8-20.
Figure 8-21 and Figure 8-22 show typical 16-bit and 32-bit data bus XINTF connections, illustrating how the functionality of the XA0 and XWE1 signals change, depending on the configuration. Table 8-21 defines XINTF configuration and control registers.
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
XTIMING0 | 0x00−0B20 | 2 | XINTF Timing Register, Zone 0 |
XTIMING6(1) | 0x00−0B2C | 2 | XINTF Timing Register, Zone 6 |
XTIMING7 | 0x00−0B2E | 2 | XINTF Timing Register, Zone 7 |
XINTCNF2(2) | 0x00−0B34 | 2 | XINTF Configuration Register |
XBANK | 0x00−0B38 | 1 | XINTF Bank Control Register |
XREVISION | 0x00−0B3A | 1 | XINTF Revision Register |
XRESET | 0x00−0B3D | 1 | XINTF Reset Register |