SPRS881K August 2014 – February 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|
1 | tc(CLK) | Cycle time, CLK | SDR mode | 20 | ns | |
DDR mode | 40 | |||||
2 | tw(CLKH) | Pulse width, CLK high | SDR mode | 8 | ns | |
DDR mode | 18 | |||||
3 | tw(CLKL) | Pulse width, CLK low | SDR mode | 8 | ns | |
DDR mode | 18 | |||||
4 | tsu(STV-CLKH) | Setup time, START valid before CLK high | 4 | ns | ||
5 | th(CLKH-STV) | Hold time, START valid after CLK high | 0.8 | ns | ||
6 | tsu(ENV-CLKH) | Setup time, ENABLE valid before CLK high | 4 | ns | ||
7 | th(CLKH-ENV) | Hold time, ENABLE valid after CLK high | 0.8 | ns | ||
8 | tsu(DV-CLKH) | Setup time, DATA valid before CLK high | 4 | ns | ||
9 | th(CLKH-DV) | Hold time, DATA valid after CLK high | 0.8 | ns | ||
10 | tsu(DV-CLKL) | Setup time, DATA valid before CLK low | 4 | ns | ||
11 | th(CLKL-DV) | Hold time, DATA valid after CLK low | 0.8 | ns | ||
19 | tsu(WTV-CLKH) | Setup time, WAIT valid before CLK high | SDR mode | 20 | ns | |
20 | th(CLKH-WTV) | Hold time, WAIT valid after CLK high | SDR mode | 0 | ns | |
21 | tsu(WTV-CLKL) | Setup time, WAIT valid before CLK low | DDR mode | 20 | ns | |
22 | th(CLKL-WTV) | Hold time, WAIT valid after CLK low | DDR mode | 0 | ns |