SPRS880P December 2013 – February 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
CLOCK | |||||
tc(CLKG) | Cycle time, CLKG(1) | 2 * tc(LSPCLK) | ns | ||
P | Cycle time, LSPCLK(1) | tc(LSPCLK) | ns | ||
M33, M42, M52, M61 | tc(CKX) | Cycle time, CLKX(2) | 16P | ns | |
na | tskew(CKX-Data) | Worst skew between Clock and Data to ensure GBD for sampled clock and datas | ns | ||
CLKSTP = 10b, CLKXP = 0 | |||||
M30 | tsu(DRV-CKXL) | Setup time, DR valid before CLKX low | 8P – 10 | ns | |
M31 | th(CKXL-DRV) | Hold time, DR valid after CLKX low | 8P – 10 | ns | |
M32 | tsu(BFXL-CKXH) | Setup time, FSX low before CLKX high | 8P+10 | ns | |
CLKSTP = 11b, CLKXP = 0 | |||||
M39 | tsu(DRV-CKXH) | Setup time, DR valid before CLKX high | 8P – 10 | ns | |
M40 | th(CKXH-DRV) | Hold time, DR valid after CLKX high | 8P – 10 | ns | |
M41 | tsu(FXL-CKXH) | Setup time, FSX low before CLKX high | 16P+10 | ns | |
CLKSTP = 10b, CLKXP = 1 | |||||
M49 | tsu(DRV-CKXH) | Setup time, DR valid before CLKX high | 8P – 10 | ns | |
M50 | th(CKXH-DRV) | Hold time, DR valid after CLKX high | 8P – 10 | ns | |
M51 | tsu(FXL-CKXL) | Setup time, FSX low before CLKX low | 8P+10 | ns | |
CLKSTP = 11b, CLKXP = 1 | |||||
M58 | tsu(DRV-CKXL) | Setup time, DR valid before CLKX low | 8P – 10 | ns | |
M59 | th(CKXL-DRV) | Hold time, DR valid after CLKX low | 8P – 10 | ns | |
M60 | tsu(FXL-CKXL) | Setup time, FSX low before CLKX low | 16P+10 | ns |