SPRS880P December 2013 – February 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Section 6.12.5.1.1.1 lists the SPI master mode timing requirements. Section 6.12.5.1.1.2 lists the SPI master mode switching characteristics (clock phase = 0). Section 6.12.5.1.1.3 lists the SPI master mode switching characteristics (clock phase = 1). Figure 6-77 shows the SPI master mode external timing where the clock phase = 0. Figure 6-78 shows the SPI master mode external timing where the clock phase = 1.