SPRS880P December   2013  – February 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
    1. 3.1 Functional Block Diagram
  5. Device Comparison
    1. 4.1 Related Products
  6. Pin Configuration and Functions
    1. 5.1 Pin Diagrams
    2. 5.2 Signal Descriptions
      1. 5.2.1 Signal Descriptions
    3. 5.3 Pins With Internal Pullup and Pulldown
    4. 5.4 Pin Multiplexing
      1. 5.4.1 GPIO Muxed Pins
      2. 5.4.2 Input X-BAR
      3. 5.4.3 Output X-BAR and ePWM X-BAR
      4. 5.4.4 USB Pin Muxing
      5. 5.4.5 High-Speed SPI Pin Muxing
    5. 5.5 Connections for Unused Pins
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings – Commercial
    3. 6.3  ESD Ratings – Automotive
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Power Consumption Summary
      1. 6.5.1 Device Current Consumption at 200-MHz SYSCLK
      2. 6.5.2 Current Consumption Graphs
      3. 6.5.3 Reducing Current Consumption
    6. 6.6  Electrical Characteristics
    7. 6.7  Thermal Resistance Characteristics
      1. 6.7.1 ZWT Package
      2. 6.7.2 PTP Package
      3. 6.7.3 PZP Package
    8. 6.8  Thermal Design Considerations
    9. 6.9  System
      1. 6.9.1  Power Sequencing
        1. 6.9.1.1 Signal Pin Requirements
        2. 6.9.1.2 VDDIO, VDDA, VDD3VFL, and VDDOSC Requirements
        3. 6.9.1.3 VDD Requirements
        4. 6.9.1.4 Supply Ramp Rate
          1. 6.9.1.4.1 Supply Ramp Rate
        5. 6.9.1.5 Supply Supervision
      2. 6.9.2  Reset Timing
        1. 6.9.2.1 Reset Sources
        2. 6.9.2.2 Reset Electrical Data and Timing
          1. 6.9.2.2.1 Reset ( XRS) Timing Requirements
          2. 6.9.2.2.2 Reset ( XRS) Switching Characteristics
      3. 6.9.3  Clock Specifications
        1. 6.9.3.1 Clock Sources
        2. 6.9.3.2 Clock Frequencies, Requirements, and Characteristics
          1. 6.9.3.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times
            1. 6.9.3.2.1.1 Input Clock Frequency
            2. 6.9.3.2.1.2 X1 Input Level Characteristics When Using an External Clock Source (Not a Crystal)
            3. 6.9.3.2.1.3 XTAL Oscillator Characteristics
            4. 6.9.3.2.1.4 X1 Timing Requirements
            5. 6.9.3.2.1.5 AUXCLKIN Timing Requirements
            6. 6.9.3.2.1.6 PLL Lock Times
          2. 6.9.3.2.2 Internal Clock Frequencies
            1. 6.9.3.2.2.1 Internal Clock Frequencies
          3. 6.9.3.2.3 Output Clock Frequency and Switching Characteristics
            1. 6.9.3.2.3.1 Output Clock Frequency
            2. 6.9.3.2.3.2 XCLKOUT Switching Characteristics (PLL Bypassed or Enabled)
        3. 6.9.3.3 Input Clocks and PLLs
        4. 6.9.3.4 XTAL Oscillator
          1. 6.9.3.4.1 Introduction
          2. 6.9.3.4.2 Overview
            1. 6.9.3.4.2.1 Electrical Oscillator
              1. 6.9.3.4.2.1.1 Modes of Operation
                1. 6.9.3.4.2.1.1.1 Crystal Mode of Operation
                2. 6.9.3.4.2.1.1.2 Single-Ended Mode of Operation
              2. 6.9.3.4.2.1.2 XTAL Output on XCLKOUT
            2. 6.9.3.4.2.2 Quartz Crystal
          3. 6.9.3.4.3 Functional Operation
            1. 6.9.3.4.3.1 ESR – Effective Series Resistance
            2. 6.9.3.4.3.2 Rneg – Negative Resistance
            3. 6.9.3.4.3.3 Start-up Time
            4. 6.9.3.4.3.4 DL – Drive Level
          4. 6.9.3.4.4 How to Choose a Crystal
          5. 6.9.3.4.5 Testing
          6. 6.9.3.4.6 Common Problems and Debug Tips
          7. 6.9.3.4.7 Crystal Oscillator Specifications
            1. 6.9.3.4.7.1 Crystal Oscillator Electrical Characteristics
            2. 6.9.3.4.7.2 Crystal Equivalent Series Resistance (ESR) Requirements
        5. 6.9.3.5 Internal Oscillators
          1. 6.9.3.5.1 Internal Oscillator Electrical Characteristics
      4. 6.9.4  Flash Parameters
        1. 6.9.4.1 Flash Parameters
      5. 6.9.5  RAM Specifications
      6. 6.9.6  ROM Specifications
      7. 6.9.7  Emulation/JTAG
        1. 6.9.7.1 JTAG Electrical Data and Timing
          1. 6.9.7.1.1 JTAG Timing Requirements
          2. 6.9.7.1.2 JTAG Switching Characteristics
      8. 6.9.8  GPIO Electrical Data and Timing
        1. 6.9.8.1 GPIO - Output Timing
          1. 6.9.8.1.1 General-Purpose Output Switching Characteristics
        2. 6.9.8.2 GPIO - Input Timing
          1. 6.9.8.2.1 General-Purpose Input Timing Requirements
        3. 6.9.8.3 Sampling Window Width for Input Signals
      9. 6.9.9  Interrupts
        1. 6.9.9.1 External Interrupt (XINT) Electrical Data and Timing
          1. 6.9.9.1.1 External Interrupt Timing Requirements
          2. 6.9.9.1.2 External Interrupt Switching Characteristics
      10. 6.9.10 Low-Power Modes
        1. 6.9.10.1 Clock-Gating Low-Power Modes
        2. 6.9.10.2 Power-Gating Low-Power Modes
        3. 6.9.10.3 Low-Power Mode Wakeup Timing
          1. 6.9.10.3.1 IDLE Mode Timing Requirements
          2. 6.9.10.3.2 IDLE Mode Switching Characteristics
          3. 6.9.10.3.3 STANDBY Mode Timing Requirements
          4. 6.9.10.3.4 STANDBY Mode Switching Characteristics
          5. 6.9.10.3.5 HALT Mode Timing Requirements
          6. 6.9.10.3.6 HALT Mode Switching Characteristics
          7. 6.9.10.3.7 HIBERNATE Mode Timing Requirements
          8. 6.9.10.3.8 HIBERNATE Mode Switching Characteristics
      11. 6.9.11 External Memory Interface (EMIF)
        1. 6.9.11.1 Asynchronous Memory Support
        2. 6.9.11.2 Synchronous DRAM Support
        3. 6.9.11.3 EMIF Electrical Data and Timing
          1. 6.9.11.3.1 Asynchronous RAM
            1. 6.9.11.3.1.1 EMIF Asynchronous Memory Timing Requirements
            2. 6.9.11.3.1.2 EMIF Asynchronous Memory Switching Characteristics
          2. 6.9.11.3.2 Synchronous RAM
            1. 6.9.11.3.2.1 EMIF Synchronous Memory Timing Requirements
            2. 6.9.11.3.2.2 EMIF Synchronous Memory Switching Characteristics
    10. 6.10 Analog Peripherals
      1. 6.10.1 Analog-to-Digital Converter (ADC)
        1. 6.10.1.1 ADC Configurability
          1. 6.10.1.1.1 Signal Mode
        2. 6.10.1.2 ADC Electrical Data and Timing
          1. 6.10.1.2.1 ADC Operating Conditions (16-Bit Differential Mode)
          2. 6.10.1.2.2 ADC Characteristics (16-Bit Differential Mode)
          3. 6.10.1.2.3 ADC Operating Conditions (12-Bit Single-Ended Mode)
          4. 6.10.1.2.4 ADC Characteristics (12-Bit Single-Ended Mode)
          5. 6.10.1.2.5 ADCEXTSOC Timing Requirements
          6. 6.10.1.2.6 ADC Input Models
            1. 6.10.1.2.6.1 Differential Input Model Parameters
            2. 6.10.1.2.6.2 Single-Ended Input Model Parameters
          7. 6.10.1.2.7 ADC Timing Diagrams
            1. 6.10.1.2.7.1 ADC Timings in 12-Bit Mode (SYSCLK Cycles)
            2. 6.10.1.2.7.2 ADC Timings in 16-Bit Mode
        3. 6.10.1.3 Temperature Sensor Electrical Data and Timing
          1. 6.10.1.3.1 Temperature Sensor Electrical Characteristics
      2. 6.10.2 Comparator Subsystem (CMPSS)
        1. 6.10.2.1 CMPSS Electrical Data and Timing
          1. 6.10.2.1.1 Comparator Electrical Characteristics
          2. 6.10.2.1.2 CMPSS DAC Static Electrical Characteristics
      3. 6.10.3 Buffered Digital-to-Analog Converter (DAC)
        1. 6.10.3.1 Buffered DAC Electrical Data and Timing
          1. 6.10.3.1.1 Buffered DAC Electrical Characteristics
        2. 6.10.3.2 CMPSS DAC Dynamic Error
    11. 6.11 Control Peripherals
      1. 6.11.1 Enhanced Capture (eCAP)
        1. 6.11.1.1 eCAP Electrical Data and Timing
          1. 6.11.1.1.1 eCAP Timing Requirement
          2. 6.11.1.1.2 eCAP Switching Characteristics
      2. 6.11.2 Enhanced Pulse Width Modulator (ePWM)
        1. 6.11.2.1 Control Peripherals Synchronization
        2. 6.11.2.2 ePWM Electrical Data and Timing
          1. 6.11.2.2.1 ePWM Timing Requirements
          2. 6.11.2.2.2 ePWM Switching Characteristics
          3. 6.11.2.2.3 Trip-Zone Input Timing
            1. 6.11.2.2.3.1 Trip-Zone Input Timing Requirements
        3. 6.11.2.3 External ADC Start-of-Conversion Electrical Data and Timing
          1. 6.11.2.3.1 External ADC Start-of-Conversion Switching Characteristics
      3. 6.11.3 Enhanced Quadrature Encoder Pulse (eQEP)
        1. 6.11.3.1 eQEP Electrical Data and Timing
          1. 6.11.3.1.1 eQEP Timing Requirements
          2. 6.11.3.1.2 eQEP Switching Characteristics
      4. 6.11.4 High-Resolution Pulse Width Modulator (HRPWM)
        1. 6.11.4.1 HRPWM Electrical Data and Timing
          1. 6.11.4.1.1 High-Resolution PWM Timing Requirements
          2. 6.11.4.1.2 High-Resolution PWM Characteristics
      5. 6.11.5 Sigma-Delta Filter Module (SDFM)
        1. 6.11.5.1 SDFM Electrical Data and Timing (Using ASYNC)
          1. 6.11.5.1.1 SDFM Timing Requirements When Using Asynchronous GPIO (ASYNC) Option
        2. 6.11.5.2 SDFM Electrical Data and Timing (Using 3-Sample GPIO Input Qualification)
          1. 6.11.5.2.1 SDFM Timing Requirements When Using GPIO Input Qualification (3-Sample Window) Option
    12. 6.12 Communications Peripherals
      1. 6.12.1 Controller Area Network (CAN)
      2. 6.12.2 Inter-Integrated Circuit (I2C)
        1. 6.12.2.1 I2C Electrical Data and Timing
          1. 6.12.2.1.1 I2C Timing Requirements
          2. 6.12.2.1.2 I2C Switching Characteristics
          3. 6.12.2.1.3 I2C Timing Diagram
      3. 6.12.3 Multichannel Buffered Serial Port (McBSP)
        1. 6.12.3.1 McBSP Electrical Data and Timing
          1. 6.12.3.1.1 McBSP Transmit and Receive Timing
            1. 6.12.3.1.1.1 McBSP Timing Requirements
            2. 6.12.3.1.1.2 McBSP Switching Characteristics
          2. 6.12.3.1.2 McBSP as SPI Master or Slave Timing
            1. 6.12.3.1.2.1 McBSP as SPI Master Timing Requirements
            2. 6.12.3.1.2.2 McBSP as SPI Master Switching Characteristics
            3. 6.12.3.1.2.3 McBSP as SPI Slave Timing Requirements
            4. 6.12.3.1.2.4 McBSP as SPI Slave Switching Characteristics
      4. 6.12.4 Serial Communications Interface (SCI)
      5. 6.12.5 Serial Peripheral Interface (SPI)
        1. 6.12.5.1 SPI Electrical Data and Timing
          1. 6.12.5.1.1 SPI Master Mode Timings
            1. 6.12.5.1.1.1 SPI Master Mode Timing Requirements
            2. 6.12.5.1.1.2 SPI Master Mode Switching Characteristics (Clock Phase = 0)
            3. 6.12.5.1.1.3 SPI Master Mode Switching Characteristics (Clock Phase = 1)
          2. 6.12.5.1.2 SPI Slave Mode Timings
            1. 6.12.5.1.2.1 SPI Slave Mode Timing Requirements
            2. 6.12.5.1.2.2 SPI Slave Mode Switching Characteristics
      6. 6.12.6 Universal Serial Bus (USB) Controller
        1. 6.12.6.1 USB Electrical Data and Timing
          1. 6.12.6.1.1 USB Input Ports DP and DM Timing Requirements
          2. 6.12.6.1.2 USB Output Ports DP and DM Switching Characteristics
      7. 6.12.7 Universal Parallel Port (uPP) Interface
        1. 6.12.7.1 uPP Electrical Data and Timing
          1. 6.12.7.1.1 uPP Timing Requirements
          2. 6.12.7.1.2 uPP Switching Characteristics
  8. Detailed Description
    1. 7.1  Overview
    2. 7.2  Functional Block Diagram
    3. 7.3  Memory
      1. 7.3.1 C28x Memory Map
      2. 7.3.2 Flash Memory Map
      3. 7.3.3 EMIF Chip Select Memory Map
      4. 7.3.4 Peripheral Registers Memory Map
      5. 7.3.5 Memory Types
        1. 7.3.5.1 Dedicated RAM (Mx and Dx RAM)
        2. 7.3.5.2 Local Shared RAM (LSx RAM)
        3. 7.3.5.3 Global Shared RAM (GSx RAM)
        4. 7.3.5.4 CPU Message RAM (CPU MSGRAM)
        5. 7.3.5.5 CLA Message RAM (CLA MSGRAM)
    4. 7.4  Identification
    5. 7.5  Bus Architecture – Peripheral Connectivity
    6. 7.6  C28x Processor
      1. 7.6.1 Floating-Point Unit
      2. 7.6.2 Trigonometric Math Unit
      3. 7.6.3 Viterbi, Complex Math, and CRC Unit II (VCU-II)
    7. 7.7  Control Law Accelerator
    8. 7.8  Direct Memory Access
    9. 7.9  Interprocessor Communication Module
    10. 7.10 Boot ROM and Peripheral Booting
      1. 7.10.1 EMU Boot or Emulation Boot
      2. 7.10.2 WAIT Boot Mode
      3. 7.10.3 Get Mode
      4. 7.10.4 Peripheral Pins Used by Bootloaders
    11. 7.11 Dual Code Security Module
    12. 7.12 Timers
    13. 7.13 Nonmaskable Interrupt With Watchdog Timer (NMIWD)
    14. 7.14 Watchdog
    15. 7.15 Configurable Logic Block (CLB)
    16. 7.16 Functional Safety
  9. Applications, Implementation, and Layout
    1. 8.1 Application and Implementation
    2. 8.2 Key Device Features
    3. 8.3 Application Information
      1. 8.3.1 Typical Application
        1. 8.3.1.1 Servo Drive Control Module
          1. 8.3.1.1.1 System Block Diagram
          2. 8.3.1.1.2 Servo Drive Control Module Resources
        2. 8.3.1.2 Solar Micro Inverter
          1. 8.3.1.2.1 System Block Diagram
          2. 8.3.1.2.2 Solar Micro Inverter Resources
        3. 8.3.1.3 On-Board Charger (OBC)
          1. 8.3.1.3.1 System Block Diagram
          2. 8.3.1.3.2 OBC Resources
        4. 8.3.1.4 EV Charging Station Power Module
          1. 8.3.1.4.1 System Block Diagram
          2. 8.3.1.4.2 EV Charging Station Power Module Resources
        5. 8.3.1.5 High-Voltage Traction Inverter
          1. 8.3.1.5.1 System Block Diagram
          2. 8.3.1.5.2 High-Voltage Traction Inverter Resources
  10. Device and Documentation Support
    1. 9.1 Device and Development Support Tool Nomenclature
    2. 9.2 Markings
    3. 9.3 Tools and Software
    4. 9.4 Documentation Support
    5. 9.5 Support Resources
    6. 9.6 Trademarks
    7. 9.7 Electrostatic Discharge Caution
    8. 9.8 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Packaging Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • PTP|176
Thermal pad, mechanical data (Package|Pins)
Orderable Information

GPIO Muxed Pins

Table 5-3 shows the GPIO muxed pins. The default for each pin is the GPIO function, secondary functions can be selected by setting both the GPyGMUXn.GPIOz and GPyMUXn.GPIOz register bits. The GPyGMUXn register should be configured prior to the GPyMUXn to avoid transient pulses on GPIO's from alternate mux selections. Columns not shown and blank cells are reserved GPIO Mux settings.

Table 5-3 GPIO Muxed Pins
GPIO Mux Selection(1)(2)
GPIO Index0, 4, 8, 1212356715
GPyGMUXn.
GPIOz =
00b, 01b, 10b, 11b00b01b11b
GPyMUXn.
GPIOz =
00b01b10b11b01b10b11b11b
GPIO0EPWM1A (O)SDAA (I/OD)
GPIO1EPWM1B (O)MFSRB (I/O)SCLA (I/OD)
GPIO2EPWM2A (O)OUTPUTXBAR1 (O)SDAB (I/OD)
GPIO3EPWM2B (O)OUTPUTXBAR2 (O)MCLKRB (I/O)OUTPUTXBAR2 (O)SCLB (I/OD)
GPIO4EPWM3A (O)OUTPUTXBAR3 (O)CANTXA (O)
GPIO5EPWM3B (O)MFSRA (I/O)OUTPUTXBAR3 (O)CANRXA (I)
GPIO6EPWM4A (O)OUTPUTXBAR4 (O)EXTSYNCOUT (O)EQEP3A (I)CANTXB (O)
GPIO7EPWM4B (O)MCLKRA (I/O)OUTPUTXBAR5 (O)EQEP3B (I)CANRXB (I)
GPIO8EPWM5A (O)CANTXB (O)ADCSOCAO (O)EQEP3S (I/O)SCITXDA (O)
GPIO9EPWM5B (O)SCITXDB (O)OUTPUTXBAR6 (O)EQEP3I (I/O)SCIRXDA (I)
GPIO10EPWM6A (O)CANRXB (I)ADCSOCBO (O)EQEP1A (I)SCITXDB (O)UPP-WAIT (I/O)
GPIO11EPWM6B (O)SCIRXDB (I)OUTPUTXBAR7 (O)EQEP1B (I)SCIRXDB (I)UPP-START (I/O)
GPIO12EPWM7A (O)CANTXB (O)MDXB (O)EQEP1S (I/O)SCITXDC (O)UPP-ENA (I/O)
GPIO13EPWM7B (O)CANRXB (I)MDRB (I)EQEP1I (I/O)SCIRXDC (I)UPP-D7 (I/O)
GPIO14EPWM8A (O)SCITXDB (O)MCLKXB (I/O)OUTPUTXBAR3 (O)UPP-D6 (I/O)
GPIO15EPWM8B (O)SCIRXDB (I)MFSXB (I/O)OUTPUTXBAR4 (O)UPP-D5 (I/O)
GPIO16SPISIMOA (I/O)CANTXB (O)OUTPUTXBAR7 (O)EPWM9A (O)SD1_D1 (I)UPP-D4 (I/O)
GPIO17SPISOMIA (I/O)CANRXB (I)OUTPUTXBAR8 (O)EPWM9B (O)SD1_C1 (I)UPP-D3 (I/O)
GPIO18SPICLKA (I/O)SCITXDB (O)CANRXA (I)EPWM10A (O)SD1_D2 (I)UPP-D2 (I/O)
GPIO19SPISTEA (I/O)SCIRXDB (I)CANTXA (O)EPWM10B (O)SD1_C2 (I)UPP-D1 (I/O)
GPIO20EQEP1A (I)MDXA (O)CANTXB (O)EPWM11A (O)SD1_D3 (I)UPP-D0 (I/O)
GPIO21EQEP1B (I)MDRA (I)CANRXB (I)EPWM11B (O)SD1_C3 (I)UPP-CLK (I/O)
GPIO22EQEP1S (I/O)MCLKXA (I/O)SCITXDB (O)EPWM12A (O)SPICLKB (I/O)SD1_D4 (I)
GPIO23EQEP1I (I/O)MFSXA (I/O)SCIRXDB (I)EPWM12B (O)SPISTEB (I/O)SD1_C4 (I)
GPIO24OUTPUTXBAR1 (O)EQEP2A (I)MDXB (O)SPISIMOB (I/O)SD2_D1 (I)
GPIO25OUTPUTXBAR2 (O)EQEP2B (I)MDRB (I)SPISOMIB (I/O)SD2_C1 (I)
GPIO26OUTPUTXBAR3 (O)EQEP2I (I/O)MCLKXB (I/O)OUTPUTXBAR3 (O)SPICLKB (I/O)SD2_D2 (I)
GPIO27OUTPUTXBAR4 (O)EQEP2S (I/O)MFSXB (I/O)OUTPUTXBAR4 (O)SPISTEB (I/O)SD2_C2 (I)
GPIO28SCIRXDA (I)EM1CS4 (O)OUTPUTXBAR5 (O)EQEP3A (I)SD2_D3 (I)
GPIO29SCITXDA (O)EM1SDCKE (O)OUTPUTXBAR6 (O)EQEP3B (I)SD2_C3 (I)
GPIO30CANRXA (I)EM1CLK (O)OUTPUTXBAR7 (O)EQEP3S (I/O)SD2_D4 (I)
GPIO31CANTXA (O)EM1WE (O)OUTPUTXBAR8 (O)EQEP3I (I/O)SD2_C4 (I)
GPIO32SDAA (I/OD)EM1CS0 (O)
GPIO33SCLA (I/OD)EM1RNW (O)
GPIO34OUTPUTXBAR1 (O)EM1CS2 (O)SDAB (I/OD)
GPIO35SCIRXDA (I)EM1CS3 (O)SCLB (I/OD)
GPIO36SCITXDA (O)EM1WAIT (I)CANRXA (I)
GPIO37OUTPUTXBAR2 (O)EM1OE (O)CANTXA (O)
GPIO38EM1A0 (O)SCITXDC (O)CANTXB (O)
GPIO39EM1A1 (O)SCIRXDC (I)CANRXB (I)
GPIO40EM1A2 (O)SDAB (I/OD)
GPIO41EM1A3 (O)SCLB (I/OD)
GPIO42SDAA (I/OD)SCITXDA (O)
GPIO43SCLA (I/OD)SCIRXDA (I)
GPIO44EM1A4 (O)
GPIO45EM1A5 (O)
GPIO46EM1A6 (O)SCIRXDD (I)
GPIO47EM1A7 (O)SCITXDD (O)
GPIO48OUTPUTXBAR3 (O)EM1A8 (O)SCITXDA (O)SD1_D1 (I)
GPIO49OUTPUTXBAR4 (O)EM1A9 (O)SCIRXDA (I)SD1_C1 (I)
GPIO50EQEP1A (I)EM1A10 (O)SPISIMOC (I/O)SD1_D2 (I)
GPIO51EQEP1B (I)EM1A11 (O)SPISOMIC (I/O)SD1_C2 (I)
GPIO52EQEP1S (I/O)EM1A12 (O)SPICLKC (I/O)SD1_D3 (I)
GPIO53EQEP1I (I/O)EM1D31 (I/O)EM2D15 (I/O)SPISTEC (I/O)SD1_C3 (I)
GPIO54SPISIMOA (I/O)EM1D30 (I/O)EM2D14 (I/O)EQEP2A (I)SCITXDB (O)SD1_D4 (I)
GPIO55SPISOMIA (I/O)EM1D29 (I/O)EM2D13 (I/O)EQEP2B (I)SCIRXDB (I)SD1_C4 (I)
GPIO56SPICLKA (I/O)EM1D28 (I/O)EM2D12 (I/O)EQEP2S (I/O)SCITXDC (O)SD2_D1 (I)
GPIO57SPISTEA (I/O)EM1D27 (I/O)EM2D11 (I/O)EQEP2I (I/O)SCIRXDC (I)SD2_C1 (I)
GPIO58MCLKRA (I/O)EM1D26 (I/O)EM2D10 (I/O)OUTPUTXBAR1 (O)SPICLKB (I/O)SD2_D2 (I)SPISIMOA(3) (I/O)
GPIO59MFSRA (I/O)EM1D25 (I/O)EM2D9 (I/O)OUTPUTXBAR2 (O)SPISTEB (I/O)SD2_C2 (I)SPISOMIA(3) (I/O)
GPIO60MCLKRB (I/O)EM1D24 (I/O)EM2D8 (I/O)OUTPUTXBAR3 (O)SPISIMOB (I/O)SD2_D3 (I)SPICLKA(3) (I/O)
GPIO61MFSRB (I/O)EM1D23 (I/O)EM2D7 (I/O)OUTPUTXBAR4 (O)SPISOMIB (I/O)SD2_C3 (I)SPISTEA(3) (I/O)
GPIO62SCIRXDC (I)EM1D22 (I/O)EM2D6 (I/O)EQEP3A (I)CANRXA (I)SD2_D4 (I)
GPIO63SCITXDC (O)EM1D21 (I/O)EM2D5 (I/O)EQEP3B (I)CANTXA (O)SD2_C4 (I)SPISIMOB(3) (I/O)
GPIO64EM1D20 (I/O)EM2D4 (I/O)EQEP3S (I/O)SCIRXDA (I)SPISOMIB(3) (I/O)
GPIO65EM1D19 (I/O)EM2D3 (I/O)EQEP3I (I/O)SCITXDA (O)SPICLKB(3) (I/O)
GPIO66EM1D18 (I/O)EM2D2 (I/O)SDAB (I/OD)SPISTEB(3) (I/O)
GPIO67EM1D17 (I/O)EM2D1 (I/O)
GPIO68EM1D16 (I/O)EM2D0 (I/O)
GPIO69EM1D15 (I/O)SCLB (I/OD)SPISIMOC(3) (I/O)
GPIO70EM1D14 (I/O)CANRXA (I)SCITXDB (O)SPISOMIC(3) (I/O)
GPIO71EM1D13 (I/O)CANTXA (O)SCIRXDB (I)SPICLKC(3) (I/O)
GPIO72EM1D12 (I/O)CANTXB (O)SCITXDC (O)SPISTEC(3) (I/O)
GPIO73EM1D11 (I/O)XCLKOUT (O)CANRXB (I)SCIRXDC (I)
GPIO74EM1D10 (I/O)
GPIO75EM1D9 (I/O)
GPIO76EM1D8 (I/O)SCITXDD (O)
GPIO77EM1D7 (I/O)SCIRXDD (I)
GPIO78EM1D6 (I/O)EQEP2A (I)
GPIO79EM1D5 (I/O)EQEP2B (I)
GPIO80EM1D4 (I/O)EQEP2S (I/O)
GPIO81EM1D3 (I/O)EQEP2I (I/O)
GPIO82EM1D2 (I/O)
GPIO83EM1D1 (I/O)
GPIO84SCITXDA (O)MDXB (O)MDXA (O)
GPIO85EM1D0 (I/O)SCIRXDA (I)MDRB (I)MDRA (I)
GPIO86EM1A13 (O)EM1CAS (O)SCITXDB (O)MCLKXB (I/O)MCLKXA (I/O)
GPIO87EM1A14 (O)EM1RAS (O)SCIRXDB (I)MFSXB (I/O)MFSXA (I/O)
GPIO88EM1A15 (O)EM1DQM0 (O)
GPIO89EM1A16 (O)EM1DQM1 (O)SCITXDC (O)
GPIO90EM1A17 (O)EM1DQM2 (O)SCIRXDC (I)
GPIO91EM1A18 (O)EM1DQM3 (O)SDAA (I/OD)
GPIO92EM1A19 (O)EM1BA1 (O)SCLA (I/OD)
GPIO93EM1BA0 (O)SCITXDD (O)
GPIO94SCIRXDD (I)
GPIO95
GPIO96EM2DQM1 (O)EQEP1A (I)
GPIO97EM2DQM0 (O)EQEP1B (I)
GPIO98EM2A0 (O)EQEP1S (I/O)
GPIO99EM2A1 (O)EQEP1I (I/O)
GPIO100EM2A2 (O)EQEP2A (I)SPISIMOC (I/O)
GPIO101EM2A3 (O)EQEP2B (I)SPISOMIC (I/O)
GPIO102EM2A4 (O)EQEP2S (I/O)SPICLKC (I/O)
GPIO103EM2A5 (O)EQEP2I (I/O)SPISTEC (I/O)
GPIO104SDAA (I/OD)EM2A6 (O)EQEP3A (I)SCITXDD (O)
GPIO105SCLA (I/OD)EM2A7 (O)EQEP3B (I)SCIRXDD (I)
GPIO106EM2A8 (O)EQEP3S (I/O)SCITXDC (O)
GPIO107EM2A9 (O)EQEP3I (I/O)SCIRXDC (I)
GPIO108EM2A10 (O)
GPIO109EM2A11 (O)
GPIO110EM2WAIT (I)
GPIO111EM2BA0 (O)
GPIO112EM2BA1 (O)
GPIO113EM2CAS (O)
GPIO114EM2RAS (O)
GPIO115EM2CS0 (O)
GPIO116EM2CS2 (O)
GPIO117EM2SDCKE (O)
GPIO118EM2CLK (O)
GPIO119EM2RNW (O)
GPIO120EM2WE (O)USB0PFLT
GPIO121EM2OE (O) USB0EPEN
GPIO122SPISIMOC (I/O)SD1_D1 (I)
GPIO123SPISOMIC (I/O)SD1_C1 (I)
GPIO124SPICLKC (I/O)SD1_D2 (I)
GPIO125SPISTEC (I/O)SD1_C2 (I)
GPIO126SD1_D3 (I)
GPIO127SD1_C3 (I)
GPIO128SD1_D4 (I)
GPIO129SD1_C4 (I)
GPIO130SD2_D1 (I)
GPIO131SD2_C1 (I)
GPIO132SD2_D2 (I)
GPIO133/
AUXCLKIN
SD2_C2 (I)
GPIO134SD2_D3 (I)
GPIO135SCITXDA (O)SD2_C3 (I)
GPIO136SCIRXDA (I)SD2_D4 (I)
GPIO137SCITXDB (O)SD2_C4 (I)
GPIO138SCIRXDB (I)
GPIO139SCIRXDC (I)
GPIO140SCITXDC (O)
GPIO141SCIRXDD (I)
GPIO142SCITXDD (O)
GPIO143
GPIO144
GPIO145EPWM1A (O)
GPIO146EPWM1B (O)
GPIO147EPWM2A (O)
GPIO148EPWM2B (O)
GPIO149EPWM3A (O)
GPIO150EPWM3B (O)
GPIO151EPWM4A (O)
GPIO152EPWM4B (O)
GPIO153EPWM5A (O)
GPIO154EPWM5B (O)
GPIO155EPWM6A (O)
GPIO156EPWM6B (O)
GPIO157EPWM7A (O)
GPIO158EPWM7B (O)
GPIO159EPWM8A (O)
GPIO160EPWM8B (O)
GPIO161EPWM9A (O)
GPIO162EPWM9B (O)
GPIO163EPWM10A (O)
GPIO164EPWM10B (O)
GPIO165EPWM11A (O)
GPIO166EPWM11B (O)
GPIO167EPWM12A (O)
GPIO168EPWM12B (O)
I = Input, O = Output, OD = Open Drain
GPIO Index settings of 9, 10, 11, 13, and 14 are reserved.
High-Speed SPI-enabled GPIO mux option. This pin mux option is required when using the SPI in High-Speed Mode (HS_MODE = 1 in SPICCR). This mux option is still available when not using the SPI in High-Speed Mode (HS_MODE = 0 in SPICCR).