SPRS880P December 2013 – February 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | (BRR + 1) CONDITION(1) | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
General | ||||||
1 | tc(SPC)M | Cycle time, SPICLK | Even | 4tc(LSPCLK) | 128tc(LSPCLK) | ns |
Odd | 5tc(LSPCLK) | 127tc(LSPCLK) | ||||
2 | tw(SPCH)M | Pulse duration, SPICLK, first pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 1 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 1 | ||||
3 | tw(SPC2)M | Pulse duration, SPICLK, second pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
Odd | 0.5tc(SPC)M + 0.5tc(LSPCLK) – 1 | 0.5tc(SPC)M + 0.5tc(LSPCLK) + 1 | ||||
23 | td(SPC)M | Delay time, SPISTE valid to SPICLK | Even, Odd | 2tc(SPC)M – 3tc(SYSCLK) – 7 | 2tc(SPC)M – 3tc(SYSCLK) + 5 | ns |
24 | tv(STE)M | Valid time, SPICLK to SPISTE invalid | Even | – 7 | +5 | ns |
Odd | – 7 | +5 | ||||
High Speed Mode | ||||||
4 | td(SIMO)M | Delay time, SPISIMO valid to SPICLK | Even | 0.5tc(SPC)M – 1 | ns | |
Odd | 0.5tc(SPC)M + 0.5tc(LSPCLK) – 1 | |||||
5 | tv(SIMO)M | Valid time, SPISIMO valid after SPICLK | Even | 0.5tc(SPC)M – 2 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 2 | |||||
Normal Mode | ||||||
4 | td(SIMO)M | Delay time, SPISIMO valid to SPICLK | Even | 0.5tc(SPC)M – 5 | ns | |
Odd | 0.5tc(SPC)M + 0.5tc(LSPCLK) – 5 | |||||
5 | tv(SIMO)M | Valid time, SPISIMO valid after SPICLK | Even | 0.5tc(SPC)M – 5 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 5 |