SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|---|
M1 | tc(CKRX) | Cycle time, CLKR/X | CLKR/X int | 2P | ns | ||
M2 | tw(CKRXH) | Pulse duration, CLKR/X high | CLKR/X int | D – 5 (1) | D + 5 (1) | ns | |
M3 | tw(CKRXL) | Pulse duration, CLKR/X low | CLKR/X int | C – 5 (1) | C + 5 (1) | ns | |
M4 | td(CKRH-FRV) | Delay time, CLKR high to internal FSR valid | CLKR int | –3 | 4 | ns | |
CLKR ext | 3 | 27 | |||||
M5 | td(CKXH-FXV) | Delay time, CLKX high to internal FSX valid | CLKX int | –3 | 4 | ns | |
CLKX ext | 3 | 27 | |||||
M6 | tdis(CKXH-DXHZ) | Disable time, CLKX high to DX high impedance following last data bit | CLKX int | –8 | 8 | ns | |
CLKX ext | 4 | 25 | |||||
M7 | td(CKXH-DXV) | Delay time, CLKX high to DX valid. | CLKX int | –3 | 5 | ns | |
This applies to all bits except the first bit transmitted. | CLKX ext | 7 | 25 | ||||
Delay time, CLKX high to DX valid | DXENA = 0 | CLKX int | –3 | 5 | |||
CLKX ext | 7 | 25 | |||||
Only applies to first bit transmitted when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX int | P – 3 | P + 5 | |||
CLKX ext | P + 7 | P + 25 | |||||
M8 | ten(CKXH-DX) | Enable time, CLKX high to DX driven | DXENA = 0 | CLKX int | –8 | ns | |
CLKX ext | 5 | ||||||
Only applies to first bit transmitted when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX int | P – 8 | ||||
CLKX ext | P + 5 | ||||||
M9 | td(FXH-DXV) | Delay time, FSX high to DX valid | DXENA = 0 | FSX int | 8 | ns | |
FSX ext | 18.5 | ||||||
Only applies to first bit transmitted when in Data Delay 0 (XDATDLY=00b) mode. | DXENA = 1 | FSX int | P + 8 | ||||
FSX ext | P + 18.5 | ||||||
M10 | ten(FXH-DX) | Enable time, FSX high to DX driven | DXENA = 0 | FSX int | –2 | ns | |
FSX ext | 6 | ||||||
Only applies to first bit transmitted when in Data Delay 0 (XDATDLY=00b) mode | DXENA = 1 | FSX int | P – 2 | ||||
FSX ext | P + 6 |