SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
DCCxCLKSRC0[3:0] | CLOCK NAME |
---|---|
0x0 | XTAL/X1 |
0x1 | INTOSC1 |
0x2 | INTOSC2 |
0x5 | CPU1.SYSCLK |
0x6 | CPU2.SYSCLK |
0xC | INPUT XBAR (Output16 of input-xbar) |
others | Reserved |
DCCxCLKSRC1[4:0] | CLOCK NAME |
---|---|
0x0 | PLLRAWCLK |
0x1 | AUXPLLRAWCLK |
0x2 | INTOSC1 |
0x3 | INTOSC2 |
0x5 | CMCLK |
0x6 | CPU1.SYSCLK |
0x7 | Ethernet RX Clock (ENET_MII_RX_CLK) |
0x8 | CPU2.SYSCLK |
0x9 | Input XBAR (Output15 of the input-xbar) |
0xA | AUXCLKIN |
0xB | EPWMCLK |
0xC | LSPCLK |
0xD | Ethercat MII0 RX Clock (ESC_RX0_CLK) |
0xE | WDCLK |
0xF | CAN0BITCLK |
0x17 | Ethercat MII1 RX Clock (ESC_RX1_CLK) |
others | Reserved |