SPRSP85A April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER (1)(2)(4) | (BRR + 1)(3) | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
General | ||||||
1 | tc(SPC)M | Cycle time, SPICLK | Even | 4tc(LSPCLK) | 128tc(LSPCLK) | ns |
Odd | 5tc(LSPCLK) | 127tc(LSPCLK) | ||||
2 | tw(SPC1)M | Pulse duration, SPICLK, first pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
Odd | 0.5tc(SPC)M + 0.5tc(LSPCLK) – 1 | 0.5tc(SPC)M + 0.5tc(LSPCLK) + 1 | ||||
3 | tw(SPC2)M | Pulse duration, SPICLK, second pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 1 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 1 | ||||
23 | td(SPC)M | Delay time, SPIPTE active to SPICLK | Even | 1.5tc(SPC)M – 3tc(SYSCLK) – 3 | 1.5tc(SPC)M – 3tc(SYSCLK) + 3 | ns |
Odd | 1.5tc(SPC)M – 4tc(SYSCLK) – 3 | 1.5tc(SPC)M – 4tc(SYSCLK) + 3 | ||||
23 | td(SPC)M | Delay time, SPIPTE active to SPICLK(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | Even | 1.5tc(SPC)M – 3tc(SYSCLK) – 4 | 1.5tc(SPC)M – 3tc(SYSCLK) + 3 | ns |
Odd | 1.5tc(SPC)M – 4tc(SYSCLK) – 4 | 1.5tc(SPC)M – 4tc(SYSCLK) + 3 | ||||
23 | td(SPC)M | Delay time, SPIPTE active to SPICLK(when used on pin muxed with USB - GPIO23 or GPIO41) | Even | 1.5tc(SPC)M – 3tc(SYSCLK) – 3 | 1.5tc(SPC)M – 3tc(SYSCLK) + 5.5 | ns |
Odd | 1.5tc(SPC)M – 4tc(SYSCLK) – 3 | 1.5tc(SPC)M – 4tc(SYSCLK) + 5.5 | ||||
24 | tv(STE)M | Valid time, SPICLK to SPIPTE inactive | Even | 0.5tc(SPC)M – 3 | 0.5tc(SPC)M + 3 | ns |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 3 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 3 | ||||
24 | tv(STE)M | Valid time, SPICLK to SPIPTE inactive(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | Even | 0.5tc(SPC)M – 4 | 0.5tc(SPC)M + 3 | ns |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 4 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 3 | ||||
24 | tv(STE)M | Valid time, SPICLK to SPIPTE inactive(when used on pin muxed with USB - GPIO23 or GPIO41) | Even | 0.5tc(SPC)M – 3 | 0.5tc(SPC)M + 5.5 | ns |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 3 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 5.5 | ||||
High-Speed Mode | ||||||
4 | td(PICO)M | Delay time, SPICLK to SPIPICO valid | Even, Odd | 1 | ns | |
4 | td(PICO)M | Delay time, SPICLK to SPIPICO valid(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | Even, Odd | 2 | ns | |
5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 3 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 3 | |||||
5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | Even | 0.5tc(SPC)M – 4.5 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 4.5 | |||||
Normal Mode | ||||||
4 | td(PICO)M | Delay time, SPICLK to SPIPICO valid | Even, Odd | 2 | ns | |
5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 3 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 3 | |||||
5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | Even | 0.5tc(SPC)M – 4.5 | ns | |
Odd | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 4.5 |