SPRSP69B July 2023 – November 2023 TMS320F28P650DK , TMS320F28P659DK-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
The C28x Bus Controller Peripheral Access table provides a broad view of the peripheral and configuration register accessibility from each bus controller on the C28x. Peripherals can be individually assigned to the CPU1 or CPU2 subsystem (for example, ePWM can be assigned to CPU1 and eQEP assigned to CPU2).
PERIPHERALS (BY BUS ACCESS TYPE) | CPU1.DMA | CPU1.CLA1 | CPU1 | CPU2 | CPU2.DMA |
---|---|---|---|---|---|
Peripherals that can be assigned to CPU1 or CPU2 and have Secondary Controllers | |||||
Peripheral
Frame 1: - ePWM - SDFM - eCAP - eQEP - CMPSS - DAC - HRPWM |
Y | Y | Y | Y | Y |
Peripheral
Frame 2: - SPI - FSI - PMBus |
Y | Y | Y | Y | Y |
Peripherals that can be assigned to CPU1 or CPU2 subsystems | |||||
SCI | Y | Y | |||
I2C | Y | Y | |||
DCAN | Y | Y | Y | Y | |
CAN-FD | Y | Y | |||
ADC Configuration | Y | Y | Y | ||
EMIF1 | Y | Y | Y | Y | |
EPG | Y | Y | Y | Y | |
USB | Y | Y | Y | Y | |
UART | Y | Y | Y | Y | |
EtherCAT | Y | Y | Y | Y | |
DCC | Y | Y | |||
Peripherals accessible only on CPU1 | |||||
Peripheral Reset, Peripheral CPU Select | Y | ||||
GPIO Pin Mapping and Configuration | Y | ||||
Analog System Control | Y | ||||
Reset Configuration | Y | ||||
Accessible by only one CPU at a time with Semaphore | |||||
Clock and PLL Configuration | Y | Y | |||
Peripherals and Registers with Unique Copies of Registers for each CPU and CLA | |||||
System Configuration (WD, NMIWD, LPM, Peripheral Clock Gating) | Y | Y | |||
Flash Configuration | Y | Y | |||
CPU Timers | Y | Y | |||
DMA and CLA Trigger Source Select | Y | Y | |||
ERAD | Y | Y | |||
GPIO Data | Y | Y | Y | ||
ADC Results | Y | Y | Y | Y | Y |