SPRSP69B July 2023 – November 2023 TMS320F28P650DK , TMS320F28P659DK-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
Standard mode | ||||||
S1 | fSCL | SCL clock frequency | 0 | 100 | kHz | |
S2 | TSCL | SCL clock period | 10 | µs | ||
S3 | tw(SCLL) | Pulse duration, SCL clock low | 4.7 | µs | ||
S4 | tw(SCLH) | Pulse duration, SCL clock high | 4.0 | µs | ||
S5 | tBUF | Bus free time between STOP and START conditions | 4.7 | µs | ||
S6 | tv(SCL-DAT) | Valid time, data after SCL fall | 3.45 | µs | ||
S7 | tv(SCL-ACK) | Valid time, Acknowledge after SCL fall | 3.45 | µs | ||
VIL | Valid low-level input voltage | –0.3 | 0.3 * VDDIO | V | ||
VIH | Valid high-level input voltage | 0.7 * VDDIO | VDDIO + 0.3 | V | ||
VOL | Low-level output voltage | Sinking 3 mA | 0 | 0.4 | V | |
S8 | II | Input current on pins | 0.1 Vbus < Vi < 0.9 Vbus | –10 | 10 | µA |
Fast mode | ||||||
S1 | fSCL | SCL clock frequency | 0 | 400 | kHz | |
S2 | TSCL | SCL clock period | 2.5 | µs | ||
S3 | tw(SCLL) | Pulse duration, SCL clock low | 1.3 | µs | ||
S4 | tw(SCLH) | Pulse duration, SCL clock high | 0.6 | µs | ||
S5 | tBUF | Bus free time between STOP and START conditions | 1.3 | µs | ||
S6 | tv(SCL-DAT) | Valid time, data after SCL fall | 0.9 | µs | ||
S7 | tv(SCL-ACK) | Valid time, Acknowledge after SCL fall | 0.9 | µs | ||
VIL | Valid low-level input voltage | –0.3 | 0.3 * VDDIO | V | ||
VIH | Valid high-level input voltage | 0.7 * VDDIO | VDDIO + 0.3 | V | ||
VOL | Low-level output voltage | Sinking 3 mA | 0 | 0.4 | V | |
S8 | II | Input current on pins | 0.1 Vbus < Vi < 0.9 Vbus | –10 | 10 | µA |