SPRSP69B July 2023 – November 2023 TMS320F28P650DK , TMS320F28P659DK-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
FMOD | PMBUS module clock frequency | 6.25 | 10 | MHz | ||
fSCL | SCL clock frequency | 10 | 400 | kHz | ||
tBUF | Bus free time between STOP and START conditions | 1.3 | µs | |||
tHD;STA | START condition hold time -- SDA fall to SCL fall delay | 0.6 | µs | |||
tSU;STA | Repeated START setup time -- SCL rise to SDA fall delay | 0.6 | µs | |||
tSU;STO | STOP condition setup time -- SCL rise to SDA rise delay | 0.6 | µs | |||
tHD;DAT | Data hold time after SCL fall | 300 | ns | |||
tSU;DAT | Data setup time before SCL rise | 100 | ns | |||
tTimeout | Clock low time-out | 25 | 35 | ms | ||
tLOW | Low period of the SCL clock | 1.3 | µs | |||
tHIGH | High period of the SCL clock | 0.6 | 50 | µs | ||
tLOW;SEXT | Cumulative clock low extend time (target device) | From START to STOP | 25 | ms | ||
tLOW;MEXT | Cumulative clock low extend time (controller device) | Within each byte | 10 | ms | ||
tr | Rise time of SDA and SCL | 5% to 95% | 20 | 300 | ns | |
tf | Fall time of SDA and SCL | 95% to 5% | 20 | 300 | ns |