SPRSP69D July 2023 – August 2025 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER(1) | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| 1 | tc(TXCLK) | Cycle time, TXCLK | 16.67 | ns | |
| 2 | tw(TXCLK) | Pulse width, TXCLK low or TXCLK high | (0.5tc(TXCLK)) – 1 | (0.5tc(TXCLK)) + 1 | ns |
| 3 | td(TXCLK–TXD) | Delay time, TXCLK rising or falling toTXD valid | (0.25tc(TXCLK)) – 2 | (0.25tc(TXCLK)) + 2 | ns |
| 4 | td(TXCLK) | TXCLK delay compensation at TX_DLYLINE_CTRL[TXCLK_DLY]=31 | 9.95 | 30 | ns |
| 5 | td(TXD0) | TXD0 delay compensation at TX_DLYLINE_CTRL[TXD0_DLY]=31 | 9.95 | 30 | ns |
| 6 | td(TXD1) | TXD1 delay compensation at TX_DLYLINE_CTRL[TXD1_DLY]=31 | 9.95 | 30 | ns |
| 7 | td(DELAY_ELEMENT) | Incremental delay of each delay line element for TXCLK, TXD0, and TXD1 | 0.3 | 1 | ns |