SPRSP69B July 2023 – November 2023 TMS320F28P650DK , TMS320F28P659DK-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
MIN | MAX | UNIT | ||
---|---|---|---|---|
Mode 0 |
||||
tc(SDC)M0 | Cycle time, SDx_Cy | 4 * tc(PLLRAWCLK) | 256 * SYSCLK period | ns |
tw(SDDHL)M0 | Pulse duration, SDx_Dy (high / Low) | 2 * tc(PLLRAWCLK) | ns | |
tsu(SDDV-SDCH)M0 | Setup time, SDx_Dy valid before SDx_Cy goes high | 1 * tc(PLLRAWCLK) + 3 | ns | |
th(SDCH-SDD)M0 | Hold time, SDx_Dy wait after SDx_Cy goes high | 1 * tc(PLLRAWCLK) + 3 | ns |