SPNS254A June 2022 – March 2024 TMS570LC4357-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
19 | tsu(EMIFDV-EM_CLKH) | Input setup time, read data valid on EMIF_DATA[15:0] before EMIF_CLK rising | 1 | ns | |
20 | th(CLKH-DIV) | Input hold time, read data valid on EMIF_DATA[15:0] after EMIF_CLK rising | 2.2 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(CLK) | Cycle time, EMIF clock EMIF_CLK | 10 | ns | |
2 | tw(CLK) | Pulse width, EMIF clock EMIF_CLK high or low | 3 | ns | |
3 | td(CLKH-CSV) | Delay time, EMIF_CLK rising to EMIF_nCS[0] valid | 7 | ns | |
4 | toh(CLKH-CSIV) | Output hold time, EMIF_CLK rising to EMIF_nCS[0] invalid | 1 | ns | |
5 | td(CLKH-DQMV) | Delay time, EMIF_CLK rising to EMIF_nDQM[1:0] valid | 7 | ns | |
6 | toh(CLKH-DQMIV) | Output hold time, EMIF_CLK rising to EMIF_nDQM[1:0] invalid | 1 | ns | |
7 | td(CLKH-AV) | Delay time, EMIF_CLK rising to EMIF_ADDR[21:0] and EMIF_BA[1:0] valid | 7 | ns | |
8 | toh(CLKH-AIV) | Output hold time, EMIF_CLK rising to EMIF_ADDR[21:0] and EMIF_BA[1:0] invalid | 1 | ns | |
9 | td(CLKH-DV) | Delay time, EMIF_CLK rising to EMIF_DATA[15:0] valid | 7 | ns | |
10 | toh(CLKH-DIV) | Output hold time, EMIF_CLK rising to EMIF_DATA[15:0] invalid | 1 | ns | |
11 | td(CLKH-RASV) | Delay time, EMIF_CLK rising to EMIF_nRAS valid | 7 | ns | |
12 | toh(CLKH-RASIV) | Output hold time, EMIF_CLK rising to EMIF_nRAS invalid | 1 | ns | |
13 | td(CLKH-CASV) | Delay time, EMIF_CLK rising to EMIF_nCAS valid | 7 | ns | |
14 | toh(CLKH-CASIV) | Output hold time, EMIF_CLK rising to EMIF_nCAS invalid | 1 | ns | |
15 | td(CLKH-WEV) | Delay time, EMIF_CLK rising to EMIF_nWE valid | 7 | ns | |
16 | toh(CLKH-WEIV) | Output hold time, EMIF_CLK rising to EMIF_nWE invalid | 1 | ns | |
17 | tdis(CLKH-DHZ) | Delay time, EMIF_CLK rising to EMIF_DATA[15:0] tri-stated | 7 | ns | |
18 | tena(CLKH-DLZ) | Output hold time, EMIF_CLK rising to EMIF_DATA[15:0] driving | 1 | ns |