SPNS254A June 2022 – March 2024 TMS570LC4357-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The Multibuffer RAM is comprised of 256 buffers for MibSPI1 and 128 buffers for all other MibSPI. Each entry in the Multibuffer RAM consists of 4 parts: a 16-bit transmit field, a 16-bit receive field, a 16-bit control field and a 16-bit status field. The Multibuffer RAM can be partitioned into multiple transfer groups with a variable number of buffers each.
MibSPIx/SPIx MODULES | NO OF CHIP SELECTS | MIBSPIxnCS[x] | NO. OF RAM BUFFERS | NO. OF TRANSFER GROUPS |
---|---|---|---|---|
MibSPI1 | 6 | MIBSPI1nCS[5:0] | 256 | 8 |
MibSPI2 | 2 | MIBSPI2nCS[1:0] | 128 | 8 |
MibSPI3 | 6 | MIBSPI3nCS[5:0] | 128 | 8 |
MibSPI4 | 6 | MIBSPI4nCS[5:0] | 128 | 8 |
MibSPI5 | 6 | MIBSPI5nCS[5:0] | 128 | 8 |