SPNS254A June 2022 – March 2024 TMS570LC4357-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Each of the EQEPx modules has a clock enable (EQEPxENCLK) which is controlled by its respective Peripheral Power Down bit in the PSPWRDWNCLRx register of the PCR2 module. To properly reset the peripherals, the peripherals must be released from reset by setting the PENA bit of the CLKCNTL register in the system module. In addition, the peripherals must be released from their power down state by clearing the respective bit in the PSPWRDWNCLRx register. By default after reset, the peripherals are in power down state.
eQEP MODULE INSTANCE | CONTROL REGISTER TO ENABLE CLOCK | DEFAULT VALUE |
---|---|---|
eQEP1 | PSPWRDWNCLR3[5] | 1 |
eQEP2 | PSPWRDWNCLR3[6] | 1 |