2 Revision History
This data manual revision history highlights the technical changes made to the SPNS242 device-specific data manual to make it an SPNS242A revision.
Scope: Applicable updates to the Hercules™ TMS570 MCU device family, specifically relating to the TMS570LS0232 devices, which are now in the production data (PD) stage of development have been incorporated.
Changes from April 30, 2014 to June 30, 2015
-
Updated/Changed section title to "Device Overview" Go
-
Added Section 1.3 (Description): Added paragraph describing IOMM Go
-
Section 1.3 (Description): Added the Device Information tableGo
-
Added Section 3, Device ComparisonGo
-
Section 5.1 Absolute Maximum Ratings): Moved Storage temperature range, Tstg from Section 5.2 ESD RatingsGo
-
Section 5.2 (ESD Ratings): Updated/Changed "Handling Ratings" title to "ESD Ratings"Go
-
Section 5.3 (Power-On Hours (POH)): Added table (new)Go
-
Table 5-4 (Selectable 8mA/2mA Control): Clarified impact of SPI2PC9 register on drive strength of SPI2SOMI pin in footnoteGo
-
Section 6.4.1 (Summary of ARM Cortex-R4 CPU Features): Added Quantity of Breakpoints and Watchpoints Go
-
Section 6.20.3 (JTAG Identification Code): Added a table showing JTAG ID code for each silicon revision.Go
-
Table 7-7 (MibADC Operating Characteristics ): Added missing footnote for ZSET 10-/12-bit modes.Go
-
Section 7.7.1 (Features [MibSPI]): Updated/Changed size of SPI baud clock generator from "8-bit" to "11-bit"Go
-
Section 8.2.1 (Related Documentation from Texas Instruments): Added reference documentsGo
-
Section 8.7 (Device Identification Code Register): Added silicon revision B device identification codeGo
-
Section 8.8 (Die Identification Registers): Updated/Changed the DIEIDL and DIEIDH to point to the original registers at location 0xFFFFFF7C and 0xFFFFFF80 Go