SPNS186C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
This microcontroller allows some of the on-chip memories to be initialized through the Memory Hardware Initialization mechanism in the System module. This hardware mechanism allows an application to program the memory arrays with error detection capability to a known state based on their error detection scheme (odd/even parity or ECC).
The MINITGCR register enables the memory initialization sequence, and the MSINENA register selects the memories that are to be initialized.
For more information on these registers refer to the device Technical Reference Manual.
The mapping of the different on-chip memories to the specific bits of the MSINENA registers is shown in Table 6-23.
CONNECTING MODULE | ADDRESS RANGE | MSINENA REGISTER
BIT NO.(1) |
|
---|---|---|---|
BASE ADDRESS | ENDING ADDRESS | ||
RAM | 0x08000000 | 0x08007FFF | 0 |
MIBSPI1 RAM | 0xFF0E0000 | 0xFF0FFFFF | 7(2) |
DCAN2 RAM | 0xFF1C0000 | 0xFF1DFFFF | 6 |
DCAN1 RAM | 0xFF1E0000 | 0xFF1FFFFF | 5 |
MIBADC RAM | 0xFF3E0000 | 0xFF3FFFFF | 8 |
N2HET RAM | 0xFF460000 | 0xFF47FFFF | 3 |
HTU RAM | 0xFF4E0000 | 0xFF4FFFFF | 4 |
VIM RAM | 0xFFF82000 | 0xFFF82FFF | 2 |