SPNS186C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
ERROR SOURCE | SYSTEM MODE | ERROR RESPONSE | ESM HOOKUP
GROUP.CHANNEL |
---|---|---|---|
CPU TRANSACTIONS | |||
Precise write error (NCNB/Strongly Ordered) | User/Privilege | Precise Abort (CPU) | n/a |
Precise read error (NCB/Device or Normal) | User/Privilege | Precise Abort (CPU) | n/a |
Imprecise write error (NCB/Device or Normal) | User/Privilege | Imprecise Abort (CPU) | n/a |
Illegal instruction | User/Privilege | Undefined Instruction Trap (CPU)(1) | n/a |
MPU access violation | User/Privilege | Abort (CPU) | n/a |
SRAM | |||
B0 TCM (even) ECC single error (correctable) | User/Privilege | ESM | 1.26 |
B0 TCM (even) ECC double error (noncorrectable) | User/Privilege | Abort (CPU), ESM → nERROR | 3.3 |
B0 TCM (even) uncorrectable error (that is, redundant address decode) | User/Privilege | ESM → NMI → nERROR | 2.6 |
B0 TCM (even) address bus parity error | User/Privilege | ESM → NMI → nERROR | 2.10 |
B1 TCM (odd) ECC single error (correctable) | User/Privilege | ESM | 1.28 |
B1 TCM (odd) ECC double error (noncorrectable) | User/Privilege | Abort (CPU), ESM → nERROR | 3.5 |
B1 TCM (odd) uncorrectable error (that is, redundant address decode) | User/Privilege | ESM → NMI → nERROR | 2.8 |
B1 TCM (odd) address bus parity error | User/Privilege | ESM → NMI → nERROR | 2.12 |
FLASH WITH CPU BASED ECC | |||
FMC correctable error - Bus1 and Bus2 interfaces (does not include accesses to EEPROM bank) | User/Privilege | ESM | 1.6 |
FMC uncorrectable error - Bus1 accesses
(does not include address parity error) |
User/Privilege | Abort (CPU), ESM → nERROR | 3.7 |
FMC uncorrectable error - Bus2 accesses
(does not include address parity error and EEPROM bank accesses) |
User/Privilege | ESM → nERROR | 3.7 |
FMC uncorrectable error - address parity error on Bus1 accesses | User/Privilege | ESM → NMI → nERROR | 2.4 |
FMC correctable error - Accesses to EEPROM bank | User/Privilege | ESM | 1.35 |
FMC uncorrectable error - Accesses to EEPROM bank | User/Privilege | ESM | 1.36 |
HIGH-END TIMER TRANSFER UNIT (HTU) | |||
NCNB (Strongly Ordered) transaction with slave error response | User/Privilege | Interrupt → VIM | n/a |
External imprecise error (Illegal transaction with ok response) | User/Privilege | Interrupt → VIM | n/a |
Memory access permission violation | User/Privilege | ESM | 1.9 |
Memory parity error | User/Privilege | ESM | 1.8 |
N2HET | |||
Memory parity error | User/Privilege | ESM | 1.7 |
MIBSPI | |||
MibSPI1 memory parity error | User/Privilege | ESM | 1.17 |
MIBADC | |||
MibADC Memory parity error | User/Privilege | ESM | 1.19 |
DCAN | |||
DCAN1 memory parity error | User/Privilege | ESM | 1.21 |
DCAN2 memory parity error | User/Privilege | ESM | 1.23 |
PLL | |||
PLL slip error | User/Privilege | ESM | 1.10 |
CLOCK MONITOR | |||
Clock monitor interrupt | User/Privilege | ESM | 1.11 |
DCC | |||
DCC error | User/Privilege | ESM | 1.30 |
CCM-R4 | |||
Self test failure | User/Privilege | ESM | 1.31 |
Compare failure | User/Privilege | ESM → NMI → nERROR | 2.2 |
VIM | |||
Memory parity error | User/Privilege | ESM | 1.15 |
VOLTAGE MONITOR | |||
VMON out of voltage range | n/a | Reset | n/a |
CPU SELF-TEST (LBIST) | |||
CPU Self-test (LBIST) error | User/Privilege | ESM | 1.27 |
PIN MULTIPLEXING CONTROL | |||
Mux configuration error | User/Privilege | ESM | 1.37 |
eFuse CONTROLLER | |||
eFuse Controller Autoload error | User/Privilege | ESM → nERROR | 3.1 |
eFuse Controller - Any bit set in the error status register | User/Privilege | ESM | 1.40 |
eFuse Controller self-test error | User/Privilege | ESM | 1.41 |
WINDOWED WATCHDOG | |||
WWD Nonmaskable Interrupt exception | n/a | ESM => NMI => nERROR | 2.24 |
ERRORS REFLECTED IN THE SYSESR REGISTER | |||
Power-Up Reset | n/a | Reset | n/a |
Oscillator fail / PLL slip(2) | n/a | Reset | n/a |
Watchdog exception | n/a | Reset | n/a |
CPU Reset (driven by the CPU STC) | n/a | Reset | n/a |
Software Reset | n/a | Reset | n/a |
External Reset | n/a | Reset | n/a |