SPNS141G August 2010 – October 2018 TMS570LS10106 , TMS570LS10116 , TMS570LS10206 , TMS570LS20206 , TMS570LS20216
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Parameter | Test Conditions | MIN | MAX | Unit | |
---|---|---|---|---|---|
f(HCLK) | HCLK - System clock frequency (337 BGA packages) | Pipeline mode enabled | 160 | MHz | |
Pipeline mode disabled | 36 | MHz | |||
f(HCLK) | HCLK - System clock frequency (144pin QFP package) | Pipeline mode enabled | 140 | MHz | |
Pipeline mode disabled | 36 | MHz | |||
f(GCLK) | GCLK - CPU clock frequency (ratio GCLK : HCLK = 1:1) | f(HCLK) | MHz | ||
f(RCLK) | RCLK - Frequency out of PLL macro into R-divider | 160 | MHz | ||
f(RTICLK)(2) | RTICLK - clock frequency | f(VCLK) | MHz | ||
f(VCLK) | VCLK - Primary peripheral clock frequency | f(VCLK2) | MHz | ||
f(VCLK2) | VCLK2 - Secondary peripheral clock frequency | 100 | MHz | ||
f(AVCLK1) | AVCLK1 - Primary asynchronous peripheral clock frequency | f(VCLK) | MHz | ||
f(AVCLK2) | AVCLK2 - Secondary asynchronous peripheral clock frequency | f(VCLK) | MHz | ||
f(ECLK)(1) | ECLK - External clock output frequency for ECP Module | 80 | MHz | ||
f(PROG/ERASE) | System clock frequency - Flash programming/erase | f(HCLK) | MHz |